Abstract
Signal integrity is of primary concern for designs in submicron processes. Based on the characterization of an industrial driver library in terms of crosstalk-induced noise possibility [1], we present a specific test structure to measure crosstalk signal on interconnect lines.An original implementation is proposed for direct amplitude and pulse width measurement of the crosstalk-induced parasitic signal. A validation is given with an HSPICE simulation of the extracted layout of the structure implemented in a 0.25μm process.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
F. Picot, P. Coll, A. Landrault, P. Maurine, D. Auvergne, “Library sensitivity characterization to interconnect crosstalk”, PATMOS 2001
T. Sakurai, “Closed-form expression for interconnect delay, coupling and crosstalk in VLSI’s”, IEEE Trans. on Electron. Devices, vol 40, n°1, pp. 118–124, January 1993
K. Shepard, V. Narayanan, R. Rose, “Harmony: static noise analysis of deep submicron digital integrated circuits” IEEE trans. on CAD of Integrated Circuits and Systems, vol. 18, n°8, pp. 1132–1150, 1999.
J. Cong, Z. Pan, “Interconnect performance estimation models for design planning” IEEE trans. on CAD of Integrated Circuits and Systems, vol.20, n°6, pp. 739–751,2001.
Yungseon Eo, W. R. Eisenstadt, JuYoung Jeon, Oh-Kyong Kwon, “A new on-chip interconnect crosstalk model and experimental verification for CMOS VLSI circuit design” IEEE transactions on Electron Devices, vol.47, n°1, pp. 129–140, 2000.
F. Caignet, S. Delmas-Ben Dhia, E. Sicard, “On the measurement of Crosstalk in Integrated Circuits”, IEEE Trans. VLSI systems, vol. 8, n°5, pp. 606–609, October 2000.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2002 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Picot, F., Coll, P., Auvergne, D. (2002). Crosstalk Measurement Technique for CMOS ICs. In: Hochet, B., Acosta, A.J., Bellido, M.J. (eds) Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation. PATMOS 2002. Lecture Notes in Computer Science, vol 2451. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-45716-X_7
Download citation
DOI: https://doi.org/10.1007/3-540-45716-X_7
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-44143-4
Online ISBN: 978-3-540-45716-9
eBook Packages: Springer Book Archive