Abstract
The high complexity of the modern SoC designs ([17]) raises the serious verification challenges. The design verification becomes even more critical because of the constantly shrinking project timescales due to the time to market pressure. The hardware platform based verification is the only one that can cope with the increasing SoC complexity: only in hardware, complex test sequences exercising the complete design can run at a reasonable speed. This paper presents how both emulation and rapid FPGA-based prototyping technologies are deployed in a complementary way in a real industrial environment. Taking two latest highly complex SoC projects as an illustration (3 and 4 million ASIC gates without counting memories), we will describe the integral hardware platform based validation approach. The deployed methodology resulted in a success story for both emulation and rapid prototyping projects for both SoCs.
Keywords
These keywords were added by machine and not by the authors. This process is experimental and the keywords may be updated as the learning algorithm improves.
This is a preview of subscription content, log in via an institution.
Buying options
Tax calculation will be finalised at checkout
Purchases are for personal use only
Learn about institutional subscriptionsPreview
Unable to display preview. Download preview PDF.
References
Hauck, S.: The Roles of FPGAs in Reprogrammable Systems. Proc. Of the IEEE 86(4), 615–639 (1998)
Babb, J., Tessier, R., Dahl, M., Hanono, S.Z., Hoki, D.M., Agrawal, A.: Logic Emulation with Virtual Wires. IEEE Trans. Computer-Aided Design of Integrated Circuits and Systems 16/6, 609–626 (1997)
Tessier, R., Babb, J., Dahl, M., Hanono, S.Z., Agrawal, A.: The Virtual Wires Emulation System: A Gate-Efficient ASIC Prototyping Environment. In: Proc. ACM/SIGDA Int. Symp. On Field Programmable Gate Arrays (1994)
Aptix Home Page, http://www.aptix.com
System Explorer MP4 Reference Guide, Aptix (1999)
Aptix Product Datasheet: Xilinx Virtex-II FPGA Module (May 2002)
Pavesi, M.: Modern FPGA capabilities made available to the FlexBench modular rapid prototyping platform. In: Proc. DATE 2002 (2002)
Mentor Graphics Accelerated Verification/Emulation page, http://www.mentor.com/celaro
Xilinx, Virtex-II Platform FPGA Handbook (December 2000)
Betz, V., Rose, J., Marquardt, A.: Architecture and CAD for Deep-submicron FPGAs. Kluwer Academic Publishers, Dordrecht (1999)
Brown, S.D., Francis, R.J., Rose, J., Vranesic, Z.G.: Field-Programmable Gate Arrays. Kluwer Academic Publishers, Dordrecht (1992)
Bhatia, V., Shtil, S.: Rapid Prototyping Technology Accelerates Software Development of Complex Network Systems. In: Proc. RSP, pp. 113–115 (1998)
Courtoy, M.: Rapid System Prototyping for Real-Time Design Validation. In: Proc. RSP, pp. 108–112 (1998)
Harbich, K., Stohmann, J., Barke, E., Schwoerer, L.: A Case Study: Logic Emulation – Pitfalls and Solutions. In: Proc. RSP, pp. 160–163 (1999)
Chang, H., et al.: Surviving the SOC Revolution: a Guide to Platform-Based Design. Kluwer Academic Publishers, Dordrecht (1999)
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2004 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Bigot, A., Charpentier, F., Krupnova, H., Sans, I. (2004). Deploying Hardware Platforms for SoC Validation: An Industrial Case Study. In: Becker, J., Platzner, M., Vernalde, S. (eds) Field Programmable Logic and Application. FPL 2004. Lecture Notes in Computer Science, vol 3203. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-540-30117-2_9
Download citation
DOI: https://doi.org/10.1007/978-3-540-30117-2_9
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-22989-6
Online ISBN: 978-3-540-30117-2
eBook Packages: Springer Book Archive