Abstract
In this work, a configurable hardware architecture for window-based image operations for real-time applications is presented. The architecture is based on an array of elemental processors under a systolic and pipeline approach to achieve a high rate of processing. A configurable window processor has been developed to cover a broad class of image processing algorithms and operators. The system is modeled in a Hardware Description Language and has been prototyped on an FPGA device. Some implementation and performance results are presented and discussed.
Keywords
These keywords were added by machine and not by the authors. This process is experimental and the keywords may be updated as the learning algorithm improves.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
Ranganathan, N.: VLSI & Parallel Computing for Pattern Recognition & Artificial Intelligence. Series in Machine Perception and Artificial Intelligence, vol. 18. World Scientific Publishing, Singapore (1995)
Jain, R., Kasturi, R., Shunck, B.S.: Machine Vision, International Edition. McGraw-Hill, New York (1995)
Laplante, P.A., Stoyenko, A.D.: Real-time Imaging: Theory, Techniques, and Applications. IEEE Computer Society Press, Los Alamitos (1996)
Estrada, M.A., Huitzil, C.T.: Real-time Field Programmable Gate Array Architecture for Computer Vision. Journal of Electronic Imaging 10(1), 289–296 (2001)
Kung, H.T.: Why systolic architectures?, January 1982, pp. 37–46. IEEE Computer Society Press, Los Alamitos (1982)
Pirsh, P., Stolberg, H.-J.: VLSI Implementations of Image and Video Multimedia Processing Systems. Transactions on Circuits and Systems for Video Technology 8(7), 878–891 (1998)
Sweeney, C., Blyth, B.: RC1000-PP Hardware Reference Manual, Celoxica Limited, Version 1.22 (2000)
Siyal, M.Y., Fathy, M.: A Programmable Image Processor for Real-time Image Processing Applications. Microprocessors and Microsystems 23, 35–41 (1999)
Ratha, N., Jain, A.: FPGA-based computing in Computer Vision. In: 4th IEEE International Workshop CAMP, pp. 128–137. IEEE Computer Society, Los Alamitos (1997)
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2003 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Torres-Huitzil, C., Arias-Estrada, M. (2003). Configurable Hardware Architecture for Real-Time Window-Based Image Processing. In: Y. K. Cheung, P., Constantinides, G.A. (eds) Field Programmable Logic and Application. FPL 2003. Lecture Notes in Computer Science, vol 2778. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-540-45234-8_107
Download citation
DOI: https://doi.org/10.1007/978-3-540-45234-8_107
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-40822-2
Online ISBN: 978-3-540-45234-8
eBook Packages: Springer Book Archive