Volume 101

Vadim Vasyukevich

## Asynchronous Operators of Sequential Logic: Venjunction & Sequention

Digital Circuit Analysis and Design



Dr. Vadim Vasyukevich Lokomotives iela 56-93 LV-1057 Riga Latvia E-mail: vadim.v@balticom.lv

ISBN 978-3-642-21610-7

e-ISBN 978-3-642-21611-4

DOI 10.1007/978-3-642-21611-4

Lecture Notes in Electrical Engineering ISSN 1876-1100

Library of Congress Control Number: 2011929655

© 2011 Springer-Verlag Berlin Heidelberg

This work is subject to copyright. All rights are reserved, whether the whole or part of the material is concerned, specifically the rights of translation, reprinting, reuse of illustrations, recitation, broadcasting, reproduction on microfilm or in any other way, and storage in data banks. Duplication of this publication or parts thereof is permitted only under the provisions of the German Copyright Law of September 9, 1965, in its current version, and permission for use must always be obtained from Springer. Violations are liable to prosecution under the German Copyright Law.

The use of general descriptive names, registered names, trademarks, etc. in this publication does not imply, even in the absence of a specific statement, that such names are exempt from the relevant protective laws and regulations and therefore free for general use.

Typeset & Cover Design: Scientific Publishing Services Pvt. Ltd., Chennai, India.

Printed on acid-free paper

987654321

springer.com

## Preface

"What is to be done?" Nikolay Chernyshevsky

First of all let me comply with A.L. Fradkov<sup>1</sup>: "Overall majority of science areas today look like a flowering meadow after a huge herd of animals had a walk on it. Grass is largely eaten and "juiciest peaces" are eroded up to the ground. Some areas are strolled upon numerous times. Here and there grass is only rumpled, but it would take an enormous effort to eat it, and the result would be so hardly noticeable that big animals are already seeking new pastures over many years..."

Now in essence.

This manuscript is dedicated to new mathematical instruments assigned for logical modeling of the memory of digital devices. The case in point is logicdynamical operation named venjunction and venjunctive function as well as sequention<sup>2</sup> and sequentional function. Venjunction and sequention operate within the framework of sequential logic. In a form of corresponding equations, they organically fit analytical expressions of Boolean algebra. Thus, a sort of symbiosis is formed using elements of asynchronous sequential logic on the one hand, and combinational logic on the other hand. Thence, a common denomination is asynchronous logic.

A peak of publications on the asynchronous logic came in the middle of the 1990s. In spite of undertaken efforts and progress observed in this direction, it must be confessed that properly appreciable results are not achieved. At least not such, as have been expected. Together with this, relevance and claiming of asynchronous circuit as an object of science interest does not raise doubts. But it is evident that priority of investigations is displaced to programming and verification aspects as well as to the practical field of technology and technical engineering.

A wealth of methods, ways and applications developed for solving various problems related with digital circuits allow establishing the following.

- Asynchronous circuit analysis and design is a complicated and heterogeneous problem.
- There are no universal generally accepted approaches.

<sup>&</sup>lt;sup>1</sup> Article "How to publish a good article and to reject a bad one. Notes of a reviewer" Available in Russian at: http://www.ipme.ru/ipme/labs/ccs/alf/f\_at03r.pdf.

 $<sup>^{2}</sup>$  Not to be confused with "sequent", used for the sequent calculus.

- All models and methods, as well as their applications, are not devoid of disadvantages.
- New ideas are desirable and required.

In the light of established situation, a curious thought arises: may be finiteautomaton apparatus as being monopoly mathematical instrument for sequential circuits is the cause of intractable problems, because its scientific resource is exhausted.

Indeed?!

## Foreword

In the beginning was Boolean algebra. Named in honor of George Boole, this algebra gave symbolic expressions for a binary logic. So the beginning relates to the 1840s.

Development of the theoretical grounds for Boolean algebra's digital applications has been basically completed in the 1950s. At that time mathematical instruments for representation, transformation and minimization of logical operations were ready

Boolean algebra constitutes a mathematical basis for digital circuits. It is known, how relatively easy Boolean equation is translated into logical circuit. Inverse transformation is performed without difficulties as well. In other words, a principle of one-to-one correspondence is on hand. Boolean expressions play the role of a natural analytical model of combinational digital circuits.

In contrast with combinational logic, there are no easy ways to represent behavior of logical circuits with feedbacks in an analytical form; tables and graphs are in use. Circuit's logic language is not in accord with state-transition expressions. Therefore, constructing of sequential circuit is a complicated, many-staged and heterogeneous procedure. As to inverse transformation, present analysis does not give formal methods for this problem. The corresponding solution is available only for simple circuits with memory elements.

The problem is how to formalize operation of memory devices mathematically in terms of binary logic, and how to get analytical model which enables to adequately reflect functionality of these devices. In this connection it is proposed to solve the mentioned problem by means of asynchronous operators, named venjunction and sequention. Under conditions that existing delays are unknown, algebraic expressions obtained on the basis of these operations one-to-one correspond to the modeled circuit. Thus, relation between asynchronous sequential circuit and its model becomes similar to relation between combinational circuit and expressions of Boolean algebra. As a result new analytical possibilities appear and some problems could be solved in easier way. Asynchronous operators may be found to be not only useful, but productive as well.

The book contains initial concepts, fundamental definitions, statements, principles and rules needed for theoretical justification of the new mathematical apparatus and its validity for asynchronous logic. Asynchronous operators named venjunctor and sequentor are designed for practical implementation. These basic elements are assigned for realizing of memory function in sequential circuits. It is important that in general case memory depth theoretically is not restricted. independently or together with present methods. Formed sequential logic essentially is classified as switching logic, which falls into category of algebraic logics. For better understanding reader should know

procedures; as well it does not solve all problems. Obtained results can be used

Boolean algebra, set theory, and foundations of digital devices. Present research work is the final stage of generalization and systematization of all those ideas and investigations, author's interest to which alternately flashed up and faded over many years and for various reasons until formed "critical mass", and all findings were arranged definitively as a mathematical basis of a theory appropriately associated under a common theme – asynchronous sequential logic.

Acknowledgments. I am grateful to everybody who did not bother me during writing of this book. Thanks also to my friends who from time to time distracted me with important and trivial dealings that helped me to preserve my potency and peace of mind. My special thanks to my beloved daughter Katerina for her participation in editing of manuscript, for her help with translation from Russian and invaluable moral support.

## Contents

| 1 | Ven | junction1                                                      |
|---|-----|----------------------------------------------------------------|
|   | 1.1 | Binary Sets and Sequences1                                     |
|   |     | 1.1.1 Format of Binary Set1                                    |
|   |     | 1.1.2 Binary Sequences                                         |
|   |     | 1.1.3 Asynchronous Sequences                                   |
|   |     | 1.1.4 Intersection of Sets and Sequences                       |
|   | 1.2 | Logical Switchings                                             |
|   |     | 1.2.1 Moments of Switchings                                    |
|   |     | 1.2.2 Background for Switchings                                |
|   |     | 1.2.3 Rules for Switchings                                     |
|   | 1.3 | Methods for Representation of Variables Collections            |
|   |     | 1.3.1 Representation by a Sequence of Binary Sets              |
|   |     | 1.3.2 Representation by a Set of Asynchronous Sequences5       |
|   |     | 1.3.3 Representation by a Sequence of Logical Switchings       |
|   | 1.4 | Switching Function – Venjunction                               |
|   |     | 1.4.1 Operation of Venjunction                                 |
|   |     | 1.4.2 Switching Function                                       |
|   |     | 1.4.3 Venjunction as Function7                                 |
|   | 1.5 | Venjunction in Comparison with Conjunction9                    |
|   | 1.6 | Methods of Venjunction Definition10                            |
|   |     | 1.6.1 Definition Based on Binary Sets and Sequences10          |
|   |     | 1.6.2 Definition with Involving an Indeterminate Value10       |
|   |     | 1.6.3 Definition with Involving a Conjunction11                |
|   |     | 1.6.4 Definition with Involving Ancillary Binary Variable11    |
|   |     | 1.6.5 Not Formal Definition: Verbal "Reading" of Venjunction11 |
|   | 1.7 | Truth Tables for Venjunction12                                 |
|   | 1.8 | Venjunctive Functions and Their Enumeration15                  |
|   |     | 1.8.1 Venjunctive Complete Form15                              |
|   |     | 1.8.1.1 Venjunctive Form Completed by Disjunction15            |
|   |     | 1.8.1.2 Venjunctive Form Completed by Conjunction16            |
|   |     | 1.8.2 Enumeration of Functions of Two Variables16              |
|   | 1.9 | Graphics of Venjunctive Functions                              |
|   |     | 1.9.1 Graphical Representation of Switchings                   |
|   |     | 1.9.2 Graph of Cycles of Switchings                            |
|   |     | 1.9.2.1 Relationship with Venjunctive Complete Form19          |
|   |     |                                                                |

|   | 1.10  | Venjunctive Properties (Basic Formulae)                     | 20                   |
|---|-------|-------------------------------------------------------------|----------------------|
|   |       | 1.10.1 Relations between Operations of Conjunction and      |                      |
|   |       | Venjunction                                                 | 20                   |
|   |       | 1.10.2 Inversion (Negation) of Venjunction                  | 20                   |
|   |       | 1.10.3 Operations with Mirror Venjunctions                  | 21                   |
|   |       | 1.10.4 Commutativity and Associativity                      | 21                   |
|   |       | 1 10 5 Distributivity and Idempotency                       | 21                   |
|   |       | 1 10.6 Absorptions                                          | 22                   |
|   |       | 1 10.7 Rules of Zeroing                                     | 22<br>22             |
|   |       | 1 10.8 Veniunction with Logical Unity                       | 22<br>23             |
|   | 1 1 1 | Veniunctive Representation of Indeterminacy                 | 25<br>23             |
|   | 1.11  | 1 11 1 Logical Indeterminacy                                | 25                   |
|   |       | 1.11.2 Criterion for Indeterminacy                          | 25<br>24             |
|   | Dof   | rances                                                      | 2 <del>4</del><br>24 |
|   | Ken   | 1 ences                                                     | 24                   |
| 2 | Ven   | junctive Expressions                                        | 25                   |
| 4 | 21    | Bistable Cell                                               | 25                   |
|   | 2.1   | 2.1.1 Functions of Bistable Cell                            | <u>2</u> 5<br>26     |
|   |       | 2.1.1 Punctions of Distable Cell with NOR Elements          | 20<br>27             |
|   | 2.2   | Triggers                                                    | 27                   |
|   | 2.2   | 2.2.1 SD Elin Elon                                          | 29<br>20             |
|   |       | 2.2.1 SK Flip-Flop                                          | 29                   |
|   |       | 2.2.2 JK FIIP-FIOP                                          | 50<br>20             |
|   |       | 2.2.5 1 FIIP-FIOP (Toggle Trigger)                          | 52                   |
|   | 2.2   | 2.2.4 Clocked D-Laich                                       |                      |
|   | 2.3   | Venjunctor                                                  |                      |
|   |       | 2.3.1 Expressions and Circuits of Venjunctor                | 35                   |
|   |       | 2.3.2 Double Venjunctor                                     | 37                   |
|   | 2.4   | Logical Circuits with "Exotic" Functions                    | 38                   |
|   |       | 2.4.1 Truncated Venjunction with Function $Z = X \ge 1$     | 39                   |
|   |       | 2.4.2 Truncated Venjunction with Function $Z = 1 \angle Y$  | 39                   |
|   |       | 2.4.3 Indefinite Venjunction with Degenerative Function     | 40                   |
|   | Refe  | erences                                                     | 41                   |
|   |       |                                                             |                      |
| 3 | Sequ  | iention                                                     | 43                   |
|   | 3.1   | Sequention as an Ordered Set                                | 43                   |
|   | 3.2   | Sequention – Function                                       | 44                   |
|   |       | 3.2.1 Definition of Sequention                              | 46                   |
|   |       | 3.2.1.1 Unity Value Setting                                 | 46                   |
|   |       | 3.2.1.2 Zero Value Setting                                  | 46                   |
|   |       | 3.2.1.3 Value Switchings                                    | 46                   |
|   |       | 3.2.2 Sequention-Function in Comparison with Sequention-Set | 46                   |
|   |       | 3.2.3 Correct Sequentions                                   | 47                   |
|   | 3.3   | Simple and Complicated Sequentions                          | 47                   |
|   |       | 3.3.1 Embedded Sequentions                                  | 48                   |
|   |       | 3.3.2 Embedding Layers of Sequentions                       | 48                   |
|   | 3.4   | Binary Relations in Composite Sequentions                   | 50                   |
|   |       |                                                             |                      |

|      | 3.4.1   | Relations of Two-Component Sequentions          | 50             |
|------|---------|-------------------------------------------------|----------------|
|      |         | 3.4.1.1 Sequention of Two Sequences             | 50             |
|      |         | 3.4.1.2 Sequence and Sequention                 | 50             |
|      |         | 3.4.1.3 Sequention and Sequence                 | 50             |
|      |         | 3.4.1.4 Combination of Two Sequentions          |                |
|      | 3.4.2   | Relations of Sequentions in Connection with Ord | ler Relation51 |
|      |         | 3.4.2.1 Principle 1                             | 51             |
|      |         | 3.4.2.2 Principle 2                             | 51             |
|      |         | 3.4.2.3 Principle 3                             | 51             |
|      | 3.4.3   | Features of Sequentions with Common Elements    |                |
| 3.5  | Funct   | ionally Imperfect Sequentions                   | 53             |
|      | 3.5.1   | Definition of Imperfection                      | 53             |
|      | 3.5.2   | Examples of Imperfect Sequentions               | 53             |
|      | 3.5.3   | Criterions for Functional Imperfection          | 54             |
|      |         | 3.5.3.1 Inverse Elements                        | 54             |
|      |         | 3.5.3.2 Inconsistent Binary Relations of Elemen | nts55          |
|      |         | 3.5.3.3 Inconsistent Relations of Components    | 55             |
|      |         | 3.5.3.4 Unacceptable Binary Relations           | 56             |
|      | 3.5.4   | Compatible Sequentions                          |                |
| 3.6  | Splitti | ing and Splicing of Sequentions                 | 56             |
|      | 3.6.1   | Splitting                                       |                |
|      | 3.6.2   | Splicing                                        |                |
| 3.7  | Seque   | ential Laws                                     | 58             |
|      | 3.7.1   | Commutativity, Associativity and Distributivity | 58             |
|      | 3.7.2   | Zeroing Rule                                    | 59             |
|      | 3.7.3   | Absorption Rule                                 | 59             |
|      | 3.7.4   | Splicing Rule                                   | 60             |
|      | 3.7.5   | Splitting Rule                                  | 60             |
| 3.8  | Metho   | ods for Decomposition of Sequentions            | 60             |
|      | 3.8.1   | Non-systemized Splitting                        | 61             |
|      | 3.8.2   | Regular Splitting into Minisequentions          | 61             |
|      | 3.8.3   | Separation of Elements                          | 62             |
| 3.9  | Form    | s for Representation of Sequentions             | 63             |
|      | 3.9.1   | Relation of Sequention with Venjunction         | 63             |
|      | 3.9.2   | Conjunctive Form                                | 64             |
|      | 3.9.3   | Venjunctive Form                                | 65             |
| 3.10 | Bool    | lean Operations with Sequentions                | 65             |
|      | 3.10    | .1 General Principles for Conjunctions          |                |
|      | 3.10    | .2 General Principles for Disjunctions          |                |
|      | 3.10    | .3 General Principles for Venjunctions          |                |
| 3.11 | Tran    | stormation of Complicated Sequentions           | 69             |
|      | 3.11    | .1 Conjunctive Expansion                        |                |
|      |         | 3.11.1.1 Example of Expansion of Sequentio      | n69            |
|      | 3.11    | .2 Venjunctive Separation                       |                |
|      | 3.11    | .3 Modification of Sequentions                  | 71             |

|   | 3.12 | 2 Graț         | phics of Sequentions; Memory Depth and Volume                    | 72       |
|---|------|----------------|------------------------------------------------------------------|----------|
|   |      | 3.12           | 2.1 Graph of Sequention                                          | 72       |
|   |      | 3.12           | 2.2 Memory Depth                                                 | 73       |
|   |      | 3.12           | 2.3 Memory of Complicated Sequentions                            | 73       |
|   |      | 3.12           | 2.4 Memory Volume                                                | 74       |
|   | Ref  | erences        | ·S                                                               | 74       |
| 4 | Cire | cuit De        | esign                                                            | 77       |
|   | 4.1  | Trigg          | ger Function                                                     | 77       |
|   |      | 4.1.1          | Definition and Properties                                        | 77       |
|   |      |                | 4.1.1.1 Restrictive Terms                                        | 77       |
|   |      | 4.1.2          | Trigger Function Features                                        |          |
|   |      |                | 4.1.2.1 Negation without Calculations                            |          |
|   |      |                | 4.1.2.2 Conflict-Free Settings                                   |          |
|   |      |                | 4.1.2.3 Stabilization of Settings                                |          |
|   |      | 412            | 4.1.2.4 Realization Features                                     |          |
|   |      | 4.1.5          | Momory Formula                                                   |          |
|   |      | 4.1.4          | Enumeration of Trigger Functions                                 | 79<br>۵۵ |
|   | 12   | 4.1.5<br>Trigg | Tune Devices                                                     | 80<br>87 |
|   | т.2  | 4 2 1          | Triggered Lambda-Function                                        |          |
|   |      | 4 2 2          | Trigger Function of C-Element (Muller C-Gate)                    |          |
|   |      | 4.2.3          | Trigger Function for Doubled Bistable Cell                       |          |
|   |      | 4.2.4          | Examples of Trigger Devices                                      |          |
|   |      | 4.2.5          | Notes on Classification of Triggers                              |          |
|   | 4.3  | Zone           | Model for Switching Functions                                    |          |
|   |      | 4.3.1          | Typical Zone Models of Trigger Circuits                          |          |
|   |      | 4.3.2          | Basic Zone Configurations                                        | 91       |
|   |      |                | 4.3.2.1 Zone Model Symmetry                                      | 92       |
|   |      | 4.3.3          | Example of Using Zone Model                                      | 92       |
|   |      | 4.3.4          | Zone Model in the Context of Race Hazards                        | 93       |
|   | 4.4  | Asyn           | chronous Logic of Feedbacks                                      | 94       |
|   |      | 4.4.1          | Positive Feedback                                                | 94       |
|   |      |                | 4.4.1.1 Feedback Is Given by the Formula $Q = Q$                 | 94       |
|   |      |                | 4.4.1.2 Feedback Is Given by the Formula $Q = x \land Q$         | 94       |
|   |      |                | 4.4.1.3 Feedback Is Given by the Formula $Q = x \lor Q$          | 95       |
|   |      |                | 4.4.1.4 Feedback Is Given by the Formula $Q = x \angle Q$        | 95       |
|   |      |                | 4.4.1.5 Feedback Is Given by the Formula $Q = Q \angle x \dots$  | 95       |
|   |      |                | 4.4.1.6 Feedback Is Given by the Formula $Q = x \lor y \land Q$  | 295      |
|   |      |                | 4.4.1.7 Feedback is Given by the Formula $Q = x \lor y \angle Q$ | 296      |
|   |      |                | 4.4.1.8 Feedback Is Given by the Formula $Q = x \lor Q \angle z$ | y96      |
|   |      | 4.4.2          | Negative Feedback                                                | 96       |
|   |      |                | 4.4.2.1 Oscillation and Its Interruption                         | 96       |
|   |      |                | 4.4.2.2 Retention of Short-Pulsed Setting                        | 97       |

| 4.5                                               | Algorithms for Extension of Sequentions |                                                       |     |  |
|---------------------------------------------------|-----------------------------------------|-------------------------------------------------------|-----|--|
|                                                   | 4.5.1                                   | Algorithm I                                           |     |  |
|                                                   | 4.5.2                                   | Algorithm II                                          |     |  |
|                                                   | 4.5.3                                   | Algorithm III                                         |     |  |
| 4.6                                               | Seque                                   | entor                                                 |     |  |
| 4.7                                               | Logic                                   | cal Implementation of Sequential Circuits             |     |  |
|                                                   | 4.7.1                                   | Structural Model of Digital Devices                   |     |  |
|                                                   | 4.7.2                                   | Advantages and Restrictions of the Model              | 104 |  |
|                                                   | 4.7.3                                   | Example of Constructing of Logical Circuit            |     |  |
|                                                   |                                         | 4.7.3.1 Conditions for A = 1                          |     |  |
|                                                   |                                         | 4.7.3.2 Conditions for B = 1                          |     |  |
|                                                   |                                         | 4.7.3.3 Conditions for C = 1                          |     |  |
|                                                   |                                         | 4.7.3.4 Memory Characteristics                        |     |  |
| Ref                                               | erences                                 | s                                                     |     |  |
|                                                   |                                         |                                                       |     |  |
| App                                               | endix .                                 | A: The List of Venjunctive Functions on Two Variables |     |  |
| Appendix B: The List of Typical Trigger Functions |                                         |                                                       |     |  |
| Appendix C: Examples of Trigger-Type Devices      |                                         |                                                       |     |  |
| Appendix D: Asynchronous Sequential Circuits      |                                         |                                                       |     |  |