Abstract
This work presents a simulated ultra-low-power 16-bit sub-threshold microprocessor designed in a 90nm CMOS technology. Transmission gate logic extended with transistor stacking is used for its high robustness to inter- and intra-die variations, while combining low power and small area. In a first implementation, the sub-threshold microprocessor has a throughput of 1MIPS at a 4MHz clock and a 150mV supply with an energy per instruction of 0.74pJ. Improved results are obtained using pipelining, which allows the microprocessor to achieve a maximum performance of 2MIPS, an energy consumption of 0.48pJ per instruction, an EDP of 0.23pJ×μs and a 0.9μW power consumption.
This is a preview of subscription content, log in via an institution.
Buying options
Tax calculation will be finalised at checkout
Purchases are for personal use only
Learn about institutional subscriptionsPreview
Unable to display preview. Download preview PDF.
References
Zhai, B., et al.: A 2.60pJ/Inst Subthreshold Sensor Processor for Optimal Energy Efficiency. In: IEEE Symposium on VLSI Circuits, pp. 154–155 (2006)
Hanson, S., et al.: Exploring Variability and Performance in a Sub-200-mV Processor. IEEE Journal of Solid-State Circuits, 881–891 (April 2008)
Jin, W., et al.: A 230mV 8-bit Sub-threshold Microprocessor for Wireless Sensor Network. In: IEEE Int. Conf. on VLSI and System-on-Chip, pp. 126–129 (October 2011)
Wang, A., et al.: Optimal Supply and Threshold Scaling for Subthreshold CMOS Circuits. In: IEEE Computer Society Annual Symposium on VLSI, pp. 5–9 (April 2002)
Sze, V., Chandrakasan, A.P.: A 0.4-V UWB Baseband Processor. In: ACM/IEEE Int. Symp. on Low Power Electronics and Design, pp. 262–267 (August 2007)
Pu, Y., et al.: An Ultra-Low-Energy Multi-Standard JPEG Co-Processor in 65nm CMOS With Sub/Near Threshold Supply Voltage. IEEE Journal of Solid-State Circuits, 668–680 (March 2010)
Reynders, N., Dehaene, W.: A 190mV supply, 10MHz, 90nm CMOS, Pipelined Sub-Threshold Adder using Variation-Resilient Circuit Techniques. In: IEEE Asian Solid State Circuits Conference, pp. 113–116 (November 2011)
Jin, W., et al.: Robust Design of Sub-threshold Flip-Flop Cells for Wireless Sensor Network. In: IEEE Int. Conf. on VLSI and System-on-Chip, pp. 440–443 (October 2011)
Commodore Semiconductor Group (1985), http://www.6502.org/
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2013 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Weckx, P., Reynders, N., de Moffarts, I., Dehaene, W. (2013). Design of a 150 mV Supply, 2 MIPS, 90nm CMOS, Ultra-Low-Power Microprocessor. In: Ayala, J.L., Shang, D., Yakovlev, A. (eds) Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation. PATMOS 2012. Lecture Notes in Computer Science, vol 7606. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-642-36157-9_18
Download citation
DOI: https://doi.org/10.1007/978-3-642-36157-9_18
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-642-36156-2
Online ISBN: 978-3-642-36157-9
eBook Packages: Computer ScienceComputer Science (R0)