Abstract
A parallel accessing schedule of multi-channel Nand Flash for signal processing system on board is proposed, which obtains high-performance in throughput rate with the combine of intra-channel pipeline and inter-channel interleaving. The massive data storage efficiency assessment model is established to calculate the bandwidth formula of the proposed method. The parameters which affect the parallel access rate of multi-channel Nand Flash memory are analyzed. The proposed architecture is implemented in a Virtex II FPGA, and is applied in the signal processing system on board. With 8-stage intra-channel interleaving and 4-stage inter-channel pipeline, the throughput of Nand Flash storage system can reach about 560 MBps for store and about 220 MBps for playback, which is more efficient compared with previous literatures. The results of the experiments verify the advantages and feasibility of the proposed method.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
References
Mcmickell MB, Tanzillo P, Kreider T et al (2010) Rapid development of space applications with responsive digital electronics board and LabVIEW FPGA. In: NASA/ESA conference on adaptive hardware and systems (AHS). Anaheim [s.n.], pp 79–81
K9F8G08UXM Flash Memory user guide, Samsung Electronics
Samsung Electronics, K9KIG08UOM and K9K2GO8UOM flash memory datasheet
Kim J (2002) A space efficient flash translation layer for compact flash systems. IEEE Trans Consum Electron 48:366–375
Kwak J, Kim HC, Park IH, Song YH (2016) Anti-forensic deletion scheme for flash storage systems. In: Network infrastructure and digital content (IC-NIDC), pp 317–321
Chung T-S, Park D-J, Kim J (2015) An efficient flash translation layer for large block NAND flash devices 24(09)
Guojie Q, Min X (2016) Design and implementation of a large capacity storage module in high-speed acquisition system. In: Proceedings of international conference on computer engineering and technology. Chengdu [s.n.], pp 1433–1436
Kim CG, Kim KJ, Lee JH (2015) NAND flash memory system based on the Harvard buffer architecture for multimedia applications. Multimedia Tools Appl 74(16):6287–6302
Nam E, Joon B (2011) An out-of-order flash memory controller architecture. IEEE Trans Comput 60(5):653–666
Author information
Authors and Affiliations
Corresponding author
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2020 Springer Nature Singapore Pte Ltd.
About this paper
Cite this paper
Li, X., Yu, JY., Li, K., Chen, MS., Ma, JY. (2020). A High-Speed Parallel Accessing Scheduler of Space-Borne Nand Flash Storage System. In: Liang, Q., Wang, W., Liu, X., Na, Z., Jia, M., Zhang, B. (eds) Communications, Signal Processing, and Systems. CSPS 2019. Lecture Notes in Electrical Engineering, vol 571. Springer, Singapore. https://doi.org/10.1007/978-981-13-9409-6_123
Download citation
DOI: https://doi.org/10.1007/978-981-13-9409-6_123
Published:
Publisher Name: Springer, Singapore
Print ISBN: 978-981-13-9408-9
Online ISBN: 978-981-13-9409-6
eBook Packages: EngineeringEngineering (R0)