## CORRECTION ## Correction to: VLSI-Based Pipeline Architecture for Reversible Image Watermarking by Difference Expansion with High-Level Synthesis Approach Subhajit Das<sup>1</sup> · Sudip Ghosh<sup>3</sup> · Nachiketa Das<sup>4</sup> · Santi P. Maity<sup>5</sup> · Hafizur Rahaman<sup>5</sup> · Reshmi Maity<sup>2</sup> · Niladri Maity<sup>2</sup> Published online: 12 November 2018 © Springer Science+Business Media, LLC, part of Springer Nature 2018 ## Correction to: Circuits, Systems, and Signal Processing (2018) 37:1575–1593 https://doi.org/10.1007/s00034-017-0609-3 The original version of the article unfortunately contained an error in the author group. Four authors were not included in the original version. Dr. Sudip Ghosh, Dr. Nachiketa Das, Dr. Santi P. Maity and Dr. Hafizur Rahaman are newly included as second, third, fourth and fifth authors in the author group. Dr. Reshmi Maity and Dr. Niladri Maity are now listed as sixth and seventh authors in the author group. The original article can be found online at https://doi.org/10.1007/s00034-017-0609-3. Reshmi Maity mzut138@mzu.edu.in - Department of Electronics and Communication Engineering, National Institute of Technology, Aizawl 796 012, India - Department of Electronics and Communication Engineering, Mizoram University, Aizawl 796 004, India - School of VLSI Technology, Indian Institute of Engineering Science & Technology (IIEST), Shibpur, Howrah, West Bengal 711 103, India - Indian Maritime University, Kolkata Campus, Kolkata 700 088, India - Department of Information Technology, Indian Institute of Engineering Science & Technology (IIEST), Shibpur, Howrah, West Bengal 711 103, India