Zusammenfassung
In diesem Artikel werden drei verschiedene Oszillatortopologien untersucht. Der Oszillator soll in einer vollständig digitalen Phase-Locked Loop eingesetzt werden, die zur Frequenzsynthese für die lizenzfreien ISM/SRD-Frequenzbänder bei 315,0 MHz, 433,9 MHz und 868,3 MHz verwendet wird. Der Frequenzbereich liegt zwischen 75 MHz und 80 MHz und soll mittels eines digitalen Codewortes einstellbar sein.
Summary
In this paper three different oscillator topologies are investigated. The oscillator is to be used in an all-digital phase-locked loop for frequency synthesis for the ISM/SRD license-free frequency bands at 315.0 MHz, 433.9 MHz and 868.3 MHz. The oscillator's frequency range is 75 MHz to 80 MHz and its frequency is controlled via a digital code word.
References
Byung Joon, S., et al. (1999): A 50% power reduction scheme for CMOS relaxation oscillators. ASICs, 1999. AP-ASIC'99. The First IEEE Asia Pacific Conf. on ASICs, Aug. 1999: 154–157
Draxelmayr, D. (2007): Vorlesungsunterlagen Advanced Analog Integrated Circuit Design. Institut für Elektronik, TU Graz, 2007
Flatscher, M., et al. (2009): A robust wireless sensor node for in-tire-pressure monitoring. Solid-State Circuits Conf., 2009. ISSCC 2009. Digest of Technical Papers. IEEE International, Feb. 2009: 286–287
Author information
Authors and Affiliations
Rights and permissions
About this article
Cite this article
Unterassinger, H., Flatscher, M., Herndl, T. et al. Design of a digitally controlled oscillator for a Delta-Sigma phase-locked loop in a 0.13 µm CMOS-process. Elektrotech. Inftech. 127, 86–90 (2010). https://doi.org/10.1007/s00502-010-0726-1
Received:
Accepted:
Issue Date:
DOI: https://doi.org/10.1007/s00502-010-0726-1