# UC Berkeley UC Berkeley Previously Published Works

# Title

TeLEx: learning signal temporal logic from positive examples using tightness metric

**Permalink** https://escholarship.org/uc/item/5sj2g464

**Journal** Formal Methods in System Design, 54(3)

**ISSN** 0925-9856

# **Authors**

Jha, Susmit Tiwari, Ashish Seshia, Sanjit A <u>et al.</u>

Publication Date 2019-11-01

# DOI

10.1007/s10703-019-00332-1

Peer reviewed

## TeLEx: Learning Signal Temporal Logic from Positive Examples using Tightness Metric

Susmit Jha, Ashish Tiwari, Sanjit A. Seshia, Tuhin Sahai, and Natarajan Shankar. TeLEx: Learning Signal Temporal Logic from Positive Examples using Tightness Metric. Formal Methods in System Design, 54(3):364–387, 2019.

### Download

#### [HTML]

### Abstract

We propose a novel passive learning approach, TeLex, to infer signal temporal logic (STL) formulas that characterize the behavior of a dynamical system using only observed signal traces of the system. First, we present a template-driven learning approach that requires two inputs: a set of observed traces and a template STL formula. The unknown parameters in the template can include time-bounds of the temporal operators, as well as the thresholds in the inequality predicates. TeLEx finds the value of the unknown parameters such that the synthesized STL property is satisfied by all the provided traces and it is tight. This requirement of tightness is essential to generating interesting properties when only positive examples are provided and there is no option to actively query the dynamical system to discover the boundaries of legal behavior. We propose a novel quantitative semantics for satisfaction of STL properties which enables TeLEx to learn tight STL properties without multidimensional optimization. The proposed new metric is also smooth. This is critical to enable the use of gradient-based numerical optimization engines and it produces a 30x to 100x speed-up with respect to the state-of-art gradient-free optimization. Second, we present a novel technique for automatically learning the structure of the STL formula by incrementally constructing more complex formula guided by the robustness metric of subformula. We demonstrate the effectiveness of the overall approach for learning STL formulas from only positive examples on a set of synthetic and real-world benchmarks.

### **BibTeX**

```
@article{jha-fmsd19,
            = {Susmit Jha and
  author
               Ashish Tiwari and
               Sanjit A. Seshia and
               Tuhin Sahai and
               Natarajan Shankar}
              {{TeLEx}: Learning Signal Temporal Logic from Positive Examples using Tightness Metric},
  title
  journal
            =
              {Formal Methods in System Design},
  volume
            =
              {54},
 number
              {3},
              {364--387},
 pages
            =
  year
              {2019},
            =
  abstract
            =
              {We propose a novel passive learning approach, TeLex, to infer signal temporal logic (STL) formulas that characterize the t
}
```

Generated by bib2html.pl (written by Patrick Riley ) on Sun Aug 16, 2020 23:06:15