# Charge-Trapping Characteristics of BaTiO<sub>3</sub> with and without

# Nitridation for Nonvolatile Memory Applications

## X. D. Huang

Key Laboratory of MEMS of the Ministry of Education, Southeast University, Nanjing 210096, China R. P. Shi, C. H. Leung, and P. T. Lai Department of Electrical & Electronic Engineering, the University of Hong Kong, Pokfulam Road, Hong Kong

**Abstract:** The charge-trapping characteristics of BaTiO<sub>3</sub> with and without nitrogen incorporation were investigated based on Al/Al<sub>2</sub>O<sub>3</sub>/BaTiO<sub>3</sub>/SiO<sub>2</sub>/Si (MONOS) capacitors. The physical properties of the high-*k* films were analyzed by transmission electron microscopy and X-ray photoelectron spectroscopy. Compared with the MONOS capacitor with BaTiO<sub>3</sub> as charge-trapping layer, the one with nitrided BaTiO<sub>3</sub> showed higher program speed even at lower operating voltage (4.3 V at +8 V for 100  $\mu$ s), better endurance property and smaller charge loss (charge loss of 10.6 % after 10<sup>4</sup> s at 85 °C), due to the nitrided BaTiO<sub>3</sub> film exhibiting higher charge-trapping efficiency caused by nitrogen incorporation and suppressed leakage induced by nitrogen passivation.

<sup>&</sup>lt;sup>a)</sup>Electronic mail: laip@eee.hku.hk

### **1. Introduction**

Metal-oxide-nitride-oxide-silicon (MONOS)-type flash memories with discrete traps in dielectric for charge storage are regarded as a promising candidate for next-generation nonvolatile memories, mainly due to their stronger scaling ability and higher reliability than their floating-gate counterparts. Si<sub>3</sub>N<sub>4</sub> was the first dielectric used as the charge-trapping layer (CTL). The main shortcomings of  $Si_3N_4$  as CTL lie in its low dielectric constant  $(k \sim 7)$  [1], which limits continually down-scaling of cell size; and poor data retention due to the small conduction-band offset ( $\Delta E_c = 1.1 \text{ eV}$ ) between Si<sub>3</sub>N<sub>4</sub> and SiO<sub>2</sub> [2]. Recently, extensive researches have been carried out to study high-k dielectrics instead of Si<sub>3</sub>N<sub>4</sub> as CTL mainly due to their higher chargetrapping efficiency and stronger scaling ability, e.g.  $Gd_2O_3$  (k ~ 14) [3],  $Y_2O_3$  (k ~ 18) [4], HfON  $(k \sim 22)$  [5, 6], and ZrO<sub>2</sub>  $(k \sim 37)$  [7]. Among various high-k dielectrics, perovskite-type dielectrics (e.g.  $SrTiO_3$ ,  $BaTiO_3$ ) are regarded as a promising material as charge-trapping layer [8, 9], mainly due to their high dielectric constant (k > 100for SrTiO<sub>3</sub>) [10, 11], which can enhance the electric field across the SiO<sub>2</sub> tunneling layer, thus improving program/erase (P/E) speeds at low operating voltage; as well as large  $\Delta E_c$  (~ 3.2 eV for SrTiO<sub>3</sub>) with respect to SiO<sub>2</sub>[1], which is desirable for data retention because the tunneling probability of electrons from the CTL to the substrate is inversely exponential to the barrier height under retention mode. Compared with SrTiO<sub>3</sub>, BaTiO<sub>3</sub> even displays a larger  $\Delta E_c$  (~ 3.6 eV) [1], which is helpful to further improve the retention performance. Moreover, nitrogen incorporation also has a profound impact on the charge-trapping characteristics of dielectrics because it can induce more deep-level traps in the band-gap [5][7, 8]. Also, nitrogen incorporation can improve the thermal stability of dielectrics and suppress the inter-diffusion of elements in the dielectric stacks [1][8]. Therefore, based on MONOS capacitors, this

work aims to study the charge-trapping characteristics of nitrided BaTiO<sub>3</sub> by comparing with pure BaTiO<sub>3</sub>.

#### 2. Experiment

MONOS capacitors with Al/Al<sub>2</sub>O<sub>3</sub>/BaTiO<sub>3</sub>/SiO<sub>2</sub>/Si were fabricated on p-type silicon substrate. After the standard RCA (Radio Corporation of America, a standard clean procedure) cleaning, 2-nm SiO<sub>2</sub> as tunneling layer (TL) was grown on the wafers by thermal dry oxidation. Then 10-nm BaTiO<sub>3</sub> was deposited on the SiO<sub>2</sub> by reactive sputtering using a BaTiO<sub>3</sub> target in mixed Ar/N<sub>2</sub> or Ar/O<sub>2</sub> ambient, and the corresponding MONOS capacitors were denoted as the nitrided BaTiO<sub>3</sub> sample and the BaTiO<sub>3</sub> sample respectively. Next, 15-nm Al<sub>2</sub>O<sub>3</sub> as blocking layer (BL) was deposited by atomic layer deposition using trimethyl-aluminum (Al(CH<sub>3</sub>)<sub>3</sub>) and H<sub>2</sub>O as precursors at 300 °C. Finally Al was evaporated and patterned as gate electrodes by wet etching, followed by forming-gas annealing at 300 °C for 20 min. The electrical characteristics were measured by HP4284A LCR meter and HP4156A semiconductor parameter analyzer. Their flatband voltage (V<sub>FB</sub>) was extracted from their measured capacitance-voltage curve at the capacitance equal to the calculated flatband capacitance.

#### 3. Results and Discussion

Fig. 1(a) shows the Ti 2p XPS (X-ray photoelectron spectroscopy) spectrum for the samples with and without nitrogen incorporation. Compared with the BaTiO<sub>3</sub> sample, the Ti 2p spectrum for the nitrided BaTiO<sub>3</sub> sample shifts to lower binding energy by 0.2 eV due to nitrogen incorporation [7]. The nitrogen content is calculated to be 3.3 % from XPS analysis as shown in the inset of Fig. 1(a). Fig. 1(b) shows the Si 2p spectrum for the samples with and without nitrogen incorporation, which presents two intense peaks located at 99.7 eV and 103.2 eV, corresponding to the Si substrate and SiO<sub>2</sub> tunneling oxide respectively. Moreover, compared with the nitrided BaTiO<sub>3</sub> sample, the BaTiO<sub>3</sub> sample displays an obvious shoulder at 101.6 eV which agrees with the value for Ti silicate [12]. Fig. 2 shows the cross-sectional TEM (transmission electron microscopy) images of the samples. The nitrided BaTiO<sub>3</sub> sample displays a negligible interlayer at the CTL/SiO<sub>2</sub> interface compared with the BaTiO<sub>3</sub> sample due to nitrogen passivation, which is consistent with the XPS observation.

Fig. 3(a) shows the program transient characteristics of the MONOS capacitors with and without nitrogen incorporation at various operating voltages. It is noted that the nitrided BaTiO<sub>3</sub> sample has a similar equivalent oxide thickness (EOT, 11.6 nm) as the BaTiO<sub>3</sub> sample (12.2 nm), which suggests a similar electric field across the SiO<sub>2</sub> tunneling layer of both samples under the same operating voltage. As the operating voltage increases from +8 V to +12 V with a fixed pulse-width of 100  $\mu$ s, the V<sub>FB</sub> shift ( $\Delta$ V<sub>FB</sub>, defined as  $\Delta$ V<sub>FB</sub> = V<sub>FB</sub> - V<sub>FB0</sub>, where V<sub>FB</sub> is the flatband voltage under stress, and  $V_{FB0}$  is the neutral flat-band voltage of the fresh device) increases from 2.22 V/4.33V to 4.55 V/7.16 V for the BaTiO<sub>3</sub> and nitrided BaTiO<sub>3</sub> samples respectively. It is worth mentioning that the nitrided  $BaTiO_3$  sample shows a similar  $\Delta V_{FB}$  (~ 4.33 V) even at a smaller gate voltage of +8 V as the BaTiO<sub>3</sub> sample (~ 4.55 V) at +12 V for the same stress time of 100  $\mu$ s, further supporting its much higher program speed. To gain more insight on this phenomenon, the gate leakage as a function of positive gate voltage  $(I-V_G)$  is also shown in Fig. 3(b), which corresponds to electron injection from the substrate toward the gate electrode. The injected electrons from the substrate can be divided into two parts: one part flows

through the dielectrics to the gate electrode, resulting in gate leakage; the other part is trapped in the dielectric, leading to  $V_{FB}$  shift of the device. The higher gate leakage of the BaTiO<sub>3</sub> sample indicates more electrons flowing from the substrate to the gate electrode rather than being trapped in the charge-trapping layer. This is consistent with its smaller  $\Delta V_{FB}$  (~ 5.12 V) after V<sub>G</sub> sweeping than that of the nitrided BaTiO<sub>3</sub> sample (~ 7.17 V). Therefore, it is believed that the higher program speed of the nitrided BaTiO<sub>3</sub> sample should be mainly due to its higher charge-trapping efficiency resulting from more deep-level traps induced by nitrogen incorporation [5][7, 8]. Moreover, unlike resistive random access memories (RRAM) [13], the I-V<sub>G</sub> curves in Fig. 3(b) for both samples show no switching phenomenon. This should be due to high quality of the  $SiO_2$  tunneling layer and the  $Al_2O_3$  blocking layer with few traps as shown in the inset of Fig. 3(b), which blocks the formation of conductive filaments between the Al electrode and Si substrate. Fig. 3(c) shows the erase transient characteristics of the samples with and without nitrogen incorporation, where both samples are prepared with the same  $\Delta V_{FB} = +8$  V for fair comparison before erasing. Both samples (especially the nitrided BaTiO<sub>3</sub> sample) cannot return the fresh state and have no over-erase phenomenon even operated at high gate voltage (-14 V), suggesting that hole trapping is negligible and electron de-trapping is dominant under the erase operation. The nitrided  $BaTiO_3$  sample exhibits lower erase speed than the  $BaTiO_3$  sample under the same operating conditions, and needs higher operating voltage to achieve a similar  $\Delta V_{FB}$  (~ -7.3 V at -14 V, 1 s) as the latter (~ -7.2 V at -12 V, 1 s). This should be due to more deep-level traps (thus higher ratio of deep-level traps and shallow-level traps) in the nitrided BaTiO<sub>3</sub> film; therefore, electrons trapped in these deep traps are more difficult to de-trap from the CTL to the substrate than

those trapped in the shallow-level traps [6]. This inference can be further confirmed later by the retention property shown in Fig. 4.

Fig. 4 displays the retention characteristics of the MONOS capacitors with and without nitrogen incorporation measured at 85 °C. For fair comparison, both samples are programmed/erased to achieve a similar initial P/E memory window (5.2 V  $\sim$  5.3 V). The  $V_{FB}$  degrades with time during the retention mode, which is mainly due to the loss of charge stored in the charge-trapping layer via tunneling back to the substrate and gate electrode. The decay rate of the nitrided  $BaTiO_3$  sample is 117.5 mV/dec and 20.0 mV/dec under the program and erase states respectively. For comparison, the corresponding decay rate of the BaTiO<sub>3</sub> sample is 310.0 mV/dec and 60.0 mV/dec. Also, as shown in the inset of Fig. 4, the normalized retained charge after 10 years is evaluated by extrapolation to be 56.3 % and 24.0 % for the samples with and without nitrogen incorporation respectively. The superior data retention of the nitrided BaTiO<sub>3</sub> sample should be ascribed to more deep-level traps in the nitrided BaTiO<sub>3</sub> film induced by nitrogen incorporation [5][7, 8]. In addition, nitrogen incorporation can block elemental inter-diffusion, thus leading to an excellent CTL/SiO<sub>2</sub> interface with negligible formation of non-stoichiometric interlayer (see Fig. 2) [1][8]. This also contributes to better data retention of the nitrided BaTiO<sub>3</sub> sample because the chargeloss path via defects located at the CTL/SiO<sub>2</sub> interface by trap-assisted tunneling can be suppressed. This inference can be further confirmed by the I-V characteristics shown in Fig. 3(b), where the nitrided BaTiO<sub>3</sub> sample displays lower gate leakage than the BaTiO<sub>3</sub> one in the low-voltage range corresponding to the retention mode.

Fig. 5 shows the endurance characteristics of the MONOS capacitors with and without nitrogen incorporation, where P/E stressing conditions are chosen to achieve a similar initial P/E memory window for fair comparison. The initial P/E window of the

nitrided BaTiO<sub>3</sub> and BaTiO<sub>3</sub> samples is 3.79 V and 3.94 V respectively. After a  $10^5$ -cycle P/E stressing, the P/E window decreases to 3.65 V and 3.52 V, corresponding to a degradation of 3.7 % and 10.7 % for the nitrided BaTiO<sub>3</sub> and BaTiO<sub>3</sub> samples respectively. The better endurance of the nitrided BaTiO<sub>3</sub> sample should be mainly ascribed to its higher P/E speeds at lower operating voltages resulting from the higher charge-trapping efficiency caused by nitrogen incorporation.

### 4. Conclusion

In summary, the charge-trapping characteristics of BaTiO<sub>3</sub> film with and without nitrogen incorporation are investigated based on MONOS-type capacitors. The MONOS capacitor with nitrided BaTiO<sub>3</sub> as CTL shows better electrical characteristics in terms of higher program speed, better endurance and smaller charge loss than the one without nitridation, because the nitrided BaTiO<sub>3</sub> film exhibits higher charge-trapping efficiency induced by nitrogen incorporation and suppressed leakage through nitrogen passivation. Therefore, the nitrided BaTiO<sub>3</sub> film is a promising charge-trapping layer for high-performance nonvolatile memory applications.

#### Reference

- [1] Wilk GD, Wallace RM, Anthony JM. High-κ gate dielectrics: Current status and materials properties considerations. J Appl Phys 2001; 89:5243-75.
- [2] Lin SH, Chin A, Yeh FS, McAlister SP. Good 150°C retention and fast erase charge-crapping engineered memory with scaled Si<sub>3</sub>N<sub>4</sub>. In: IEDM Tech Dig; 2008. pp. 843-46.
- [3] Wang JC, Lin CT, Lai CS, Hsu JL. Nanostructure band engineering of gadolinium oxide nanocrystal memory by CF<sub>4</sub> plasma treatment. Appl Phys Lett 2010;97:023513.
- [4] Pan TM, Yeh WW. High-performance high-k Y<sub>2</sub>O<sub>3</sub> SONOS-type flash memory. IEEE Trans Electron Devices 2008; 55: 2354-60.
- [5] Yang HJ, Cheng CF, Chen WB, Lin SH, Yeh FS, McAlister SP, Chin A. Comparison of MONOS memory device integrity when using Hf<sub>1-x-y</sub>N<sub>x</sub>O<sub>y</sub> trapping layers with different N compositions. IEEE. Trans on Electron Devices 2008;55:1417-20.
- [6] Wu JY, Chen YT, Lin MH, Wu TB. Ultrathin HfON trapping layer for charge-trap memory made by atomic layer deposition. IEEE Electron Device Lett 2010;31:993-5.
- [7] Wu YH, Chen LL, Lin YS, Li MY, Wu HC. Nitrided tetragonal ZrO<sub>2</sub> as the charge-trapping layer for nonvolatile memory application. IEEE Electron Device Lett 2009;30:1290-2.
- [8] Huang XD, Lai PT, Liu L, Xu JP. Nitrided SrTiO<sub>3</sub> as charge-trapping layer for nonvolatile memory applications. Appl Phys Lett 2011;98:242905.
- [9] Huang XD, Sin KO, Lai PT. BaTiO<sub>3</sub> as charge-trapping layer for nonvolatile memory applications. Solid-State Electron 2013;79:285-9.
- [10] Chiang KC, Huang CC, Chen GL, Chen WJ, Kao HL, Wu YH, Chin A, McAlister SP. High performance SrTiO<sub>3</sub> MIM capacitors for analog applications. IEEE Trans on Electron Devices 2006; 53:2312-19.
- [11] Pontes FM, Escote MT, Escudeiro CC, Leite ER, Longo E, Chiquito AJ, Pizani PS, Varela JA. Characterization of BaTi<sub>1-x</sub>Zr<sub>x</sub>O<sub>3</sub> thin films obtained by a soft chemical spin-coating technique. J Appl Phys 2004; 96:4386-90.
- [12] Brassard D, Sarkar DK, El Khahani MA, Compositional effect on the dielectric properties of high-k titanium silicate thin films deposited by means of a cosputtering process, J Vac Sci Technol A 2006; 24:600-605.

[13] Banerjee W, Maikap S, Chen YY, Yang JR, D, Sarkar DK, El Khahani MA, Unipolar resistive switching memory characteristics using IrO<sub>x</sub>/Al<sub>2</sub>O<sub>3</sub>/SiO<sub>2</sub>/p-Si MIS structure, ECS Trans 2012; 45:345-348.

Fig. 1. XPS spectra for the samples with and without nitrogen incorporation: (a) Ti 2p spectrum and (b) Si 2p spectrum. The inset of (a) is the N 1s spectrum.



(a)



(b)

Fig. 2. Cross-sectional TEM images of the MONOS capacitors (a) with and (b) without nitrogen incorporation, where the factual thickness of the charge-trapping layer is 11.5 nm and 10.2 nm for the nitrided BaTiO<sub>3</sub> and BaTiO<sub>3</sub> samples respectively.



Fig. 3. (a) Program transient characteristics of the MONOS capacitors with and without nitrogen incorporation as a function of pulse width at various gate voltages. (b) Gate leakage current as a function of positive gate voltage corresponding to electron injection from the substrate. The inset shows the capacitance-voltage ( $C_{ox}$ - $V_G$ ) hysteresis loops for the Al/Al<sub>2</sub>O<sub>3</sub>/SiO<sub>2</sub>/Si sample under ±6 sweeping voltage, and no hysteresis memory window indicates few traps in the SiO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> layers. (c) Erase transient characteristics of the samples with and without nitrogen incorporation. The samples are programmed to be with the same  $\Delta V_{FB} = +8$  V firstly before erase test.



(a)



(b)



<sup>(</sup>c)

Fig. 4. Retention characteristics of the MONOS capacitors with and without nitrogen incorporation measured at 85  $^{\circ}$ C. The inset shows normalized retained charges for the P/E states as a function of time.



Fig. 5. Endurance characteristics of the MONOS capacitors measured at room temperature. To achieve a similar initial P/E memory window, the P/E stress is +8 V, 100  $\mu$ s/-8 V, 1 ms for the nitrided BaTiO<sub>3</sub> sample, and +10 V, 100  $\mu$ s/-10 V, 100  $\mu$ s for the BaTiO<sub>3</sub> sample respectively.

