# Exact diagonalization of quantum lattice models on coprocessors

T. Siro\*, A. Harju

Aalto University School of Science, P.O. Box 14100, 00076 Aalto, Finland

### Abstract

We implement the Lanczos algorithm on an Intel Xeon Phi coprocessor and compare its performance to a multi-core Intel Xeon CPU and an NVIDIA graphics processor. The Xeon and the Xeon Phi are parallelized with OpenMP and the graphics processor is programmed with CUDA. The performance is evaluated by measuring the execution time of a single step in the Lanczos algorithm. We study two quantum lattice models with different particle numbers, and conclude that for small systems, the multi-core CPU is the fastest platform, while for large systems, the graphics processor is the clear winner, reaching speedups of up to 7.6 compared to the CPU. The Xeon Phi outperforms the CPU with sufficiently large particle number, reaching a speedup of 2.5.

# Keywords:

Tight binding, Hubbard model, exact diagonalization, GPU, CUDA, MIC, Xeon Phi

### **1. Introduction**

In recent years, there has been tremendous interest in utilizing coprocessors in scientific computing, including condensed matter physics[1, 2, 3, 4]. Most of the work has been done on graphics processing units (GPU), resulting in impressive speedups compared to CPUs in problems that exhibit high dataparallelism and benefit from the high throughput of the GPU. In 2013, a new type of coprocessor emerged on the market, namely the Xeon Phi by chip manufacturer Intel. The Xeon Phi is based on Intel's many integrated core (MIC) architecture, and features around 60 CPU cores that can be easily programmed with existing paradigms, such as OpenMP and MPI. The performance of the Xeon Phi has also already been investigated in some computational physics research areas with mixed results in comparison to GPUs.[5, 6, 7].

In this work, we apply the Xeon Phi coprocessor to solving the ground state energy of a quantum lattice model by the Lanczos algorithm and compare its performance to a multi-core CPU and a GPU. Previously, the Lanczos algorithm has been implemented on a GPU with speedups of up to around 60 and 100 in single and double precision arithmetic, respectively, in comparison to a single-core CPU program[8].

We examine the tight binding Hamiltonian

$$H = -t \sum_{\langle ij \rangle} \sum_{\sigma=\uparrow,\downarrow} (c^{\dagger}_{i,\sigma} c_{j,\sigma} + h.c), \qquad (1)$$

where  $\langle ij \rangle$  denotes a sum over neighboring lattice sites,  $c_{i,\sigma}^{\dagger}$ and  $c_{i,\sigma}$  are the creation and annihilation operators which respectively create and annihilate an electron at site *i* with spin  $\sigma$ , and  $n_{i,\sigma} = c_{i,\sigma}^{\dagger} c_{i,\sigma}$  counts the number of such electrons. The hopping amplitude is denoted by *t*. The tight-binding model describes free electrons hopping around a lattice, and it gives a crude approximation of the electronic properties of a solid. The model can be made more realistic by adding interactions, such as on-site repulsion, which results in the well-known Hubbard model[9]. In our basis, however, such interaction terms are diagonal, rendering their effect on the computational complexity insignificant when we consider operating with the Hamiltonian on a vector. The results presented in this paper therefore apply to a wide range of different models.

We will solve the lowest eigenvalue, i.e. the ground state energy, of the Hamiltonian numerically with the exact diagonalization (ED) method. This simply means forming the matrix representation of H in a suitable basis and using the Lanczos algorithm to accurately compute the ground state energy. The major advantage of this method is the accuracy of the results, which are essentially exact up to the numerical accuracy of the floating point numbers. The downside is that using the full basis is very costly, since its size scales exponentially with increasing system size and particle number. This means that we are limited to quite small systems. Despite this limitation, the ED method has been successful in many very topical areas of physics, including e.g. the topological properties of condensed matter systems[10, 11, 12].

### 2. Exact diagonalization

#### 2.1. The Hamiltonian

In a lattice with  $N_s$  sites with  $N_{\uparrow}$  spin up electrons and  $N_{\downarrow}$  spin down electrons, the dimension of the Hamiltonian is just the number of ways of distributing the electrons into the lattice, taking into account the Pauli exclusion principle that forbids two or more electrons of the same spin from occupying the

<sup>\*</sup>Corresponding author

Email address: topi.siro@aalto.fi (T. Siro)

Preprint submitted to Computer Physics Communications



Figure 1: The two lattice geometries. (top) A 1D lattice with nearest neighbor hoppings. (bottom) A checkerboard lattice with complex nearest-neighbor hoppings (the arrows indicate the sign of the complex phase), real next-nearest neighbor hoppings with alternating sign (indicated by the dashed and solid lines) and real third nearest-neighbour hoppings (not drawn for clarity).

same site. Thus, the dimension is

$$\dim H = \binom{N_s}{N_1} \binom{N_s}{N_1}.$$
 (2)

The size of the basis grows extremely fast. For example, in the half-filled case where  $N_{\uparrow} = N_{\downarrow} = N_s/2$ , for 12 sites dim H = 853776, for 14 sites dim  $H \approx 11.8 \times 10^6$  and for 16 sites dim  $H \approx 166 \times 10^6$ . In addition, the matrices are very sparse, because the number of available hops, and thus the number of nonzero elements in a row, grows only linearly while the size of the matrix grows exponentially.

We study two different lattice geometries, presented in Figure 1. The first is a simple 1-dimensional lattice with nearestneighbour hoppings. We use a lattice with 26 and 18 sites for the one and two spin species cases, respectively. The other is a checkerboard lattice introduced in Reference [13]. It is a widely studied lattice, because with a nearest-neighbor interaction, an analogue to the fractional quantum Hall effect can be observed in the lattice without an external magnetic field[10]. It also contrasts the 1D lattice because it is two-dimensional and has twelve hoppings per site, compared to only two in the 1D lattice. This leads to a much denser hopping Hamiltonian. We use a checkerboard lattice with 30 and 18 sites for the one and two spin species cases, respectively. In all lattices, periodic boundary conditions are always used.

For a detailed description of forming and storing the Hamiltonian, see Reference [8]. A similar scheme has also been used in Reference [14]. To summarize, the Hamiltonian can be split into spin up and spin down parts as

$$H = H_{\uparrow} \otimes I_{\downarrow} + I_{\uparrow} \otimes H_{\downarrow}, \tag{3}$$

where  $I_{\sigma}$  is the identity operator for electrons with spin  $\sigma$  and  $\otimes$  is the tensor product. The basis states for a single spin species, up or down, are represented by integers whose set and unset bits correspond to occupied and unoccupied sites, respectively. Then, the hopping Hamiltonians  $H_{\uparrow}$  and  $H_{\downarrow}$  are computed in

$$A = \begin{pmatrix} 5 & 1 & 0 & 0 \\ 0 & 2 & 7 & 3 \\ 4 & 0 & 6 & 0 \\ 0 & 9 & 8 & 0 \end{pmatrix}$$

$$\Downarrow$$

$$data = \begin{pmatrix} 5 & 1 & * \\ 2 & 7 & 3 \\ 4 & 6 & * \\ 9 & 8 & * \end{pmatrix} \quad indices = \begin{pmatrix} 0 & 1 & * \\ 1 & 2 & 3 \\ 0 & 2 & * \\ 1 & 2 & * \end{pmatrix}$$

$$\Downarrow$$

$$data = (5, 2, 4, 9, 1, 7, 6, 8, *, 3, *, *)$$

$$indices = (0, 1, 0, 1, 1, 2, 2, 2, *, 3, *, *)$$

**Figure 2:** An example of using the ELL format. It produces two smaller matrices from the initial matrix. In practice, these will be converted to vectors in column-major order for the GPU and row-major order for the CPU and the Xeon Phi. The stars denote padding and they are set to zero.

the basis and stored in the memory in the ELL sparse matrix format.

The ELL format stores a sparse matrix into two dense matrices that contain the nonzero matrix elements and the corresponding column indices. The width of the matrices is the maximum number of nonzero elements per row in the original matrix. For an example of the ELL sparse matrix format, see Figure 2. The nonzero density for the matrices we have used ranges from  $10^{-3}$  to  $10^{-6}$ . We use ELL instead of other standard formats, such as CSR, because in *H*, there is quite little variation in the number of nonzeros per row. This means that we do not have to add a lot of padding zeros into the ELL format matrices. Also, in our tests, we found the performance with CSR to be essentially identical to ELL, so we use the simpler method.

## 2.2. The Lanczos algorithm

Because of the very fast growth of the Hilbert space dimension as a function of the particle number, fully diagonalizing the Hamiltonian is only possible for rather small systems and with only a few particles. Usually, we are mostly interested in the smallest eigenvalues and states. These can be accurately approximated with iterative algorithms, one of which is the Lanczos algorithm[15].

In the Lanczos algorithm, the Hamiltonian is projected onto an orthogonalized basis in a Krylov subspace, defined by

$$\mathcal{K}_m(f,H) = \operatorname{span}(f,Hf,H^2f,\ldots,H^{m-1}f),$$
(4)

where f is a random starting vector and m is the Krylov space dimension. The result of the Lanczos iteration is a tridiagonal matrix, i.e. one with nonzero elements only on the main diagonal and the first sub- and superdiagonals. The dimension of the resulting matrix is equal to m. As m increases, the lowest (and highest) eigenvalue of the matrix gives an increasingly

| Algorithm 1 | l The | Lanczos | algorithm | [15]. |
|-------------|-------|---------|-----------|-------|
|-------------|-------|---------|-----------|-------|

**Require:** a random initial vector  $f_1$  of norm 1 1:  $b_1 \leftarrow 0$ 2:  $f_0 \leftarrow 0$ 3: **for** j = 1 to *m* **do**  $q_j \leftarrow Hf_j - b_j f_{j-1}$ 4:  $\begin{array}{c} a_j \leftarrow q_j^{\dagger} f_j \\ q_j \leftarrow q_j - \underline{a_j f_j} \end{array}$ 5: 6:  $b_{j+1} \leftarrow \sqrt{q_j^{\dagger} q_j}.$ if  $b_{j+1} = 0$  then 7: 8: 9: Stop end if 10:  $f_{j+1} \leftarrow q_j/b_{j+1}$ 11: end for 12:

accurate approximation of the corresponding eigenvalue of H. Importantly, sufficient convergence occurs typically already for  $m \approx 100$ , even when the Hamiltonian matrix is very large.

In Algorithm 1, we give the pseudocode for the Lanczos algorithm. It generates the so called Lanczos basis,  $\{f_1, f_2, \ldots, f_m\}$ , in the Krylov space by orthonormalizing the Krylov space basis vectors. Then, the projection of *H* in this basis is given by the generated constants  $a_j$  and  $b_j$  as

$$T = \begin{pmatrix} a_1 & b_2 & 0 & \cdots & 0 \\ b_2 & a_2 & b_3 & \ddots & \vdots \\ 0 & \ddots & \ddots & \ddots & 0 \\ \vdots & \ddots & b_{m-1} & a_{m-1} & b_m \\ 0 & \cdots & 0 & b_m & a_m \end{pmatrix}$$

The eigenvalues of T can then be computed easily by standard methods.

### 3. Hardware environment

In this work, we compare the performance of three systems: an Intel Xeon E5-2620v2 CPU, an NVIDIA Tesla K40 GPU and an Intel Xeon Phi 7120X coprocessor.

GPUs have been increasingly popular in scientific computing in recent years, offering impressive speedups in data-parallel problems that can support parallelism up to tens of thousands of concurrent threads. Originally designed to output graphics, the modern GPUs can be programmed to perform general purpose computation. Most of the work has been done with the CUDA programming model and language by Nvidia. CUDA is a simple extension of the C++ programming language that allows the programmer to write special functions that execute on the GPU.

The GPU consists of multiple streaming multiprocessors (SM), each containing hundreds of cores. Every SM has an L1 cache and there is also a larger L2 cache shared by all SMs. Finally, there is the main memory, called global memory, that can be accessed from the host system via the PCIe bus. The theoretical peak performances of the Tesla K40 GPU are 5 and 1.66

TFLOPS in single and double precision, respectively. It has 12 GB of memory with a 288 GB/s bandwidth.

The Xeon Phi 7120X has 61 cores based on the x86 architecture connected by a bidirectional ring interconnect. Each core supports up to four simultaneous threads and 512-bit wide SIMD vectors, meaning that they can process sixteen single precision or eight double precision floating point numbers simultaneously. The theoretical peak performances are 2.4 and 1.2 TFLOPS in single and double precision, respectively. It has 16 GB of memory with a 352 GB/s bandwidth. This is only the first generation of Xeon Phi products and the second generation, codenamed Knights Landing, is scheduled to be released before the end of 2015.

Both the GPU and the Xeon Phi serve the same purpose, namely to speed up portions of the program that benefit from the large scale parallelization. Both are connected to the host system via the PCIe bus, so the speedup should be significant enough to overcome the performance hit from the data transfers to and from the accelerator. The Xeon Phi supports two different operating modes: offload and native. In the offload mode, the main program runs on the CPU and offloads the parallel parts onto the Xeon Phi. In the native mode, the whole program is executed on the coprocessor that is running a Linux operating system. In our case, all the steps in the Lanczos algorithm can be effectively parallelized, so we use the native mode.

The major difference between the three platforms is the degree of parallelism: while the 6-core CPU with hyper threading can run 12 concurrent threads, the Xeon Phi and the GPU support up to 244 and 2880 threads, respectively. From a programming point of view, the Xeon Phi can be thought of as a big multi-core CPU, supporting standard parallel programming paradigms such as OpenMP and MPI. This allows, at least in principle, the programmer to run existing parallel codes on the coprocessor with minimal changes to the code, or parallelize serial code with ease. On the other hand, programming GPUs requires more effort, since efficient low level programming with CUDA requires knowing the hardware with its different memories and learning the GPU specific programming techniques.

# 4. Programming

We program our GPU with CUDA, a parallel computing programming model developed by NVIDIA for its GPUs. With CUDA, essentially an extension of the C language, the programmer can write special functions called kernels that run on the GPU. The kernels are executed on the GPU by threads that are organized in independent blocks. The launch configuration, i.e. the numbers of blocks and threads per block are defined when calling the kernel. The parallel code is written from the point of view of a single thread, and intrinsic variables, such as the id number of the thread within the block, are used to guide different threads to operate on different data.

To obtain the best performance, the kernels should be programmed to utilize the so called shared memory, which is a fast memory space that can be used to communicate between threads belonging to the same block. Optimally, the threads should load the data from the global memory to the shared Algorithm 2 The GPU kernel pseudocode for operating with the Hamiltonian **Require:** vector y initialized to 0 Require: blockID {the thread block index} **Require:** sv {the subvector index} **Require:** id {the thread index within the subvector} **Require:** gid {the global thread id within the whole vector} **Require:** blockID < dimUp \* blocksPerSubvector 1: sum  $\leftarrow 0$ 2: 3: **if** threadIdx.x < numcolsUp **then**  $Ax_s[threadIdx.x] \leftarrow AxUp[threadIdx.x*dimUp + sv]$ 4:  $Aj_s[threadIdx.x] \leftarrow AjUp[threadIdx.x*dimUp + sv]$ 5: 6: end if 7: syncthreads 8: **if** id < dimDn **then** 9: 10: for i = 0 to numcolsUp do  $sum \leftarrow sum + Ax_s[i] * x[Aj_s[i] * dimDn + id]$ 11: end for 12: **for** i = 0 to numcolsDn **do** 13:  $Aij \leftarrow AxDn[i * dimDn + id]$  $14 \cdot$  $col \leftarrow AjDn[i * dimDn + id]$ 15:  $sum \leftarrow sum + Aij * x[sv * dimDn + col]$ 16: end for 17:  $y[gid] \leftarrow sum;$ 18: 19: end if

memory, perform the calculation and then write the result back to the global memory. One should also try to e.g. optimize the memory access patterns, i.e. to access contiguous data in the memory with contiguous threads. For a comprehensive overview of CUDA and optimization techniques, we refer to Reference [16].

Our CPU and Xeon Phi programs are written in C++ and the parallel portions of the code utilize the OpenMP API. One of the selling points of the Xeon Phi coprocessor is the portability of existing multi-core CPU codes. In principle, a CPU code parallelized with OpenMP can be compiled to run on the coprocessor with no changes in the source code. In practice, the programmer should pay special attention to details like proper vectorization of inner loops and alignment of the memory allocations. For the benchmarks presented in this paper, the CPU and the Xeon Phi are running the same code. The code has been optimized for the Xeon Phi, but according to our experimentation, the CPU performance was largely unaffected by the optimizations. All inner loops were confirmed to be vectorized by the icpc compiler. For specifics on the optimization of Xeon Phi programs, we refer to Reference [17].

All benchmarks are run on a single Xeon Phi and a single GPU. A multi-GPU/Phi implementation to allow studying larger systems is not feasible, since due to the exponential growth of the basis size, significantly increasing the system size is impossible due to memory constraints. For example, the current implementation can handle a system of 16 lattice sites with 8 up and 8 down spin particles. In this case, the size of

with the Hamiltonian **Require:** vector y initialized to 0 **Require:** gid {the global thread id within the whole vector} 1: #pragma omp parallel for 2: for sv=0 to dimUp do 3: for i=0 to numcolsUp do  $idx \leftarrow sv*numcolsUp + i$ 4: 5: for id=0 to dimDn do  $y[gid] \leftarrow y[gid] + AxUp[idx] * x[AjUp[idx] *$ 6:  $\dim Dn + id$ ] 7: end for end for 8: 9: end for 10: 11: #pragma omp parallel for 12: for sv=0 to dimUp do 13: for row=0 to dimDn in steps of blocky do for col=0 to numcolsDn in steps of blockx do  $14 \cdot$ for r=row to row+blocky do 15: if r<dimDn then  $16^{-1}$ 17: for c=col to col+blockx do  $idx \leftarrow r*numcolsDn + c$ 18: 19: y[gid]  $\leftarrow$  y[gid] + AxDn[idx] x[AjDn[idx] + sv \* dimDn]20: end for end if 21: 22: end for end for 23. end for  $24 \cdot$ 

Algorithm 3 The CPU and Xeon Phi pseudocode for operating

25: **end for** 

a single state vector in double precision is 2.7 GB. The next largest half-filled case would be 18 sites with 9 up and 9 down spin particles. Here, the state vector already requires 38 GB of memory, which already exceeds the memory available on any coprocessor.

Furthermore, a multi GPU/Phi implementation would face significant challenges in overcoming the latency associated with communication between coprocessors. With current technology, both the GPU and the Xeon Phi can only communicate with another coprocessor through the host system via a slow PCIe bus. This would probably negate any potential benefits of multiple accelerators. However, this problem could be somewhat alleviated by new technologies, such as the NVLink interconnect, introduced for Pascal generation GPUs, which enables up to 160 GB/s bidirectional bandwidth between two GPUs[18].

The most complicated part of the Lanczos algorithm is the sparse matrix-vector multiplication (SpMV) on line 4 of Algorithm 1. For large particle numbers, it is by far the most time consuming operation in the algorithm. SpMV is a very important operation in countless areas of the computational sciences, and has thus been extensively studied. When we only have a single spin species in our system, we can form the full Hamiltonian and use an optimized library implementation for the SpMV



Figure 3: (Color online) (top row) The execution times of the CPU, the Xeon Phi and the GPU in the 1D lattice with different particle numbers. All particles have the same spin. (bottom row) The speedup factors of the Xeon Phi and the GPU compared to the CPU, computed from the execution times in the top row figures.

operation. We will use the MKL library for the CPU and the Xeon Phi, and the CUSPARSE library for the GPU.

However, with two spin species, forming the full Hamiltonian matrix is out of the question for all but the very smallest of systems. Thus, we will only store the individual hopping matrices for up and down-spin electrons separately. Our GPU implementation of the Lanczos algorithm has been previously discussed in detail in Ref. [8]. For the sake of completeness, we give the pseudocode for the SpMV kernel in Algorithm 2. In the pseudocode, Ax and Aj (with either Up or Dn as a suffix to indicate the spin) refer to the data and indices matrices in the ELL format (Figure 2), respectively. Further, dim and numcols with their suffixes refer to the dimension and the number of columns in the ELL matrices, respectively. The subscript *s* refers to shared memory.

On the Xeon Phi, there is a very advanced SpMV implementation reported in Ref. [19]. However, with two spin species, we do not have access to the full Hamiltonian matrix, so these techniques do not directly apply to our problem. Furthermore, keeping in mind that our GPU implementation is quite simple, we would like to keep the required programming effort comparable across the three test platforms and focus on comparing the relative performance of the systems instead of striving for the best absolute performance with complicated matrix reordering schemes.

Looking at Equation 3, the effect of operating on a state vector with H can be understood by considering the vector to consist of dim  $H_{\uparrow}$  subvectors of length dim  $H_{\downarrow}$ . The spin-up configuration stays constant within a subvector. The spin-up part of the Hamiltonian can then be thought to operate on a vector that consists of the subvectors:

$$(H_{\uparrow} \otimes I_{\downarrow})x = H_{\uparrow} \begin{pmatrix} \mathbf{x}^{(0)} \\ \mathbf{x}^{(1)} \\ \vdots \\ \mathbf{x}^{(\dim H_{\uparrow} - 1)} \end{pmatrix}.$$
 (5)

Correspondingly, the spin-down part of the Hamiltonian operates like a normal matrix-vector product for each of the dim  $H_{\uparrow}$  subvectors:

$$(I_{\uparrow} \otimes H_{\downarrow})x = \begin{pmatrix} H_{\downarrow} \mathbf{x}^{(0)} \\ H_{\downarrow} \mathbf{x}^{(1)} \\ \vdots \\ H_{\downarrow} \mathbf{x}^{(\dim H_{\uparrow} - 1)} \end{pmatrix}.$$
 (6)

Thus, for operating on a vector with the Hamiltonian, we use a straightforward implementation, where the subvectors are



Figure 4: (Color online) (top row) The execution times of the CPU, the Xeon Phi and the GPU in the checkerboard lattice with different particle numbers. All particles have the same spin. (bottom row) The speedup factors of the Xeon Phi and the GPU compared to the CPU, computed from the execution times in the top row figures.

divided among the OpenMP threads, see Algorithm 3. For the matrix-vector products in the spin-down part, we partition  $H_{\downarrow}$  into rectangular blocks of size blockx\*blocky. Then, a single OpenMP thread is assigned a row of blocks and it computes the result block by block. This improves the cache usage compared to just computing the dot products of the matrix rows and the vector row by row. Experimentation showed that blockx = 16 and blocky = 8 gave the best performance in most cases so those are the values used in all results.

### 5. Results

We benchmarked the performance of the three platforms (CPU, GPU and Xeon Phi) in running the Lancozs algorithm by measuring the execution time of a single iteration of the loop in Algorithm 1. In all tests, we use 12 threads in the CPU and a block size of 256 in the GPU. The thread count in the Xeon Phi is 244 in most cases except the smallest systems with one spin species, where smaller thread counts were found to improve performance. The Xeon Phi was run in native mode in all cases. The results were validated by checking that all three implementations gave the same groundstate energy after 100 Lanczos steps when starting from the same vector. To exclude

any initialization overheads and random variation, the execution times were averaged over the 100 steps, excluding the first one. No data transfer has been included in any of the reported times for the Xeon Phi and the GPU.

We present results for two different types of Hamiltonians, each with the 1D and the checkerboard lattices. First, the one spin species Hamiltonians, where all particles have the same spin. This means that we construct the full hopping Hamiltonian matrix and use library implementations for sparse matrixvector product to operate with the Hamiltonian in the Lanczos algorithm. For the CPU and the Xeon Phi, we use the gemv routine in the MKL library and for the GPU we use the CUS-PARSE library. Second, we present results for Hamiltonians with two spin species, where there are an equal number of up and down-spin particles. We form separate hopping matrices for up and down-spin electrons as per Equation 3 and use the kernels described in Section 4 to operate with the Hamiltonian. The hopping matrices are stored in the ELL format in all platforms but in the CPU and the Xeon Phi we store them in rowmajor order and in the GPU in column-major order to enable efficient memory access by the threads. In both one and two spin species cases, the simple axpy, normalization, scaling and dot product operations in the Lanczos algorithm are computed



#### 1D single-precision execution times

1D single precision 1D double precision 7.00 8.00 CPU/PHI CPU/PHI CPU/GPU CPU/GPU 7.00 6.00 6.00 5.00 5.00 Speedup 4.00 4.00 3.00 3.00 2.00 2 00 1.00 1 00 0 0 6 8 10 6 8 10 Number of particles Number of particles

#### 1D double-precision execution times

PHI(ms)

1.34

9.00

105

926

GPU(ms)

2.26

3.16

17.7

178

CPU(ms)

0.35

7.11

135

1103

# of particles

4

6

8

10

**Figure 5:** (Color online) (top row) The execution times of the CPU, the Xeon Phi and the GPU in the 1D lattice with different particle numbers. There are equal numbers of spin up and spin down particles. (bottom row) The speedup factors of the Xeon Phi and the GPU compared to the CPU, computed from the execution times in the top row figures.

with libraries.

Speedup

The one spin species results for the 1D and checkerboard lattices are shown in Figures 3 and 4, respectively. Looking at the execution times (the top rows), the qualitative behavior is the same in both lattices and with both single and double precision arithmetic. Namely, with a small number of particles, the CPU performs much faster than the accelerators. This is expected because of the small Hilbert space in these cases, leading to insufficient data-parallelism to take advantage of the resources of the Xeon Phi and the GPU. With a larger number of particles, the GPU emerges as clearly the fastest platform with speedups of 2.9 (single) and 4.5 (double) in the 1D lattice and 1.8 (single) and 2.8 (double) in the checkerboard lattice over the CPU. It is, however, noteworthy that in all cases with a large enough particle number the Xeon Phi is faster than than the CPU, reaching speedups of up to 1.4.

Next, we present the results for two spin species in Figures 5 and 6. We present the execution times in a table because of their exponential growth with increasing particle number. The general trend in the two-spin results is the same as with just one spin. The CPU is clearly fastest in the smallest system with four particles, but both accelerators overtake it when the Hilbert space grows larger. Again, the GPU is the clear winner, reaching speedups of up to 7.6 and 5.0 in the 1D and the checkerboard lattice, respectively. The best performance of the Xeon Phi in comparison with the CPU is a speedup of 2.5 in the 1D lattice case with single precision.

To gain insight into the efficiency of our implementation and utilization of the coprocessors, we can compute rough estimates for the achieved floating point performance and memory bandwidth utilization. With one spin species, there is one complex multiplication (6 FLOP) and one complex addition (2 FLOP) per nonzero element of the Hamiltonian in the Hx operation. In addition, the axpy, normalization, scaling and dot product operations in the Lanczos algorithm have a total of  $20 \times \dim H$  FLOP. Thus, the number of floating point operations for the single spin species case in one iteration of the Lanczos loop is (8 × numcols + 20) × dim H, where numcols is the number of columns in the ELL representation of the Hamiltonian.

In the two spin species case, each nonzero element of  $H_{\uparrow}$  is used dim  $H_{\downarrow}$  times and vice versa, so the total number of floating point operations is (8 × numcolsUp + 8 × numcolsDn + 20) × dim  $H_{\uparrow}$  × dim  $H_{\downarrow}$ .

Accurately estimating the sustained memory bandwidth is much harder, since the input vector needs to be transferred multiple times. This is due to the scattered access pattern on the memory in the Hx kernels and very limited cache sizes for the large systems. For example, in the 18 site checkerboard lattice with 5 up and 5 down spin electrons, one state vector takes around 1.2 GB of memory in double precision, which is huge compared to the 512 kB per core L2 cache on the Xeon Phi and the 1.6 MB shared L2 cache on the GPU. However, we can compute a lower bound by assuming that all the matrices and vectors are transferred only once. In the single spin species case, this gives the amount of transferred memory in an iteration of the Lanczos loop as  $((p+4) \times \text{numcols} + 12 \times p) \times \text{dim } H$ bytes, where p is equal to 8 and 16 for single and double precision, respectively. In the two spin species case, it is  $(p+4) \times (\text{numcolsUp} \times \dim H_{\uparrow} + \text{numcolsDn} \times \dim H_{\downarrow}) + 12 \times$  $p \times \dim H_{\uparrow} \times \dim H_{\downarrow}$  bytes.

| # of particles | CPU(ms) | PHI(ms) | GPU(ms) |
|----------------|---------|---------|---------|
| 4              | 0.50    | 1.31    | 2.20    |
| 6              | 12.5    | 9.97    | 3.84    |
| 8              | 207     | 87.0    | 40.8    |
| 10             | 2010    | 1090    | 425     |



Checkerboard single precision

Checkerboard double-precision execution times

| # of particles | CPU(ms) | PHI(ms) | GPU(ms) |
|----------------|---------|---------|---------|
| 4              | 0.58    | 1.60    | 2.28    |
| 6              | 18.6    | 15.3    | 5.17    |
| 8              | 342     | 199     | 74.8    |
| 10             | 3420    | 2790    | 712     |



Figure 6: (Color online) (top row) The execution times of the CPU, the Xeon Phi and the GPU in the checkerboard lattice with different particle numbers. There are equal numbers of spin up and spin down particles. (bottom row) The speedup factors of the Xeon Phi and the GPU compared to the CPU, computed from the execution times in the top row figures.

To find out whether our program is compute or memory bound, we can compute the FLOP/byte ratio from the expressions above. For the one spin species cases the ratio is always below 1. In the two spin species cases, there is a lot more reuse of the data, but the FLOP/byte ratio is still below 5 in all cases except the checkerboard lattice in single precision, where it reaches 10.1 with 10 particles. According to References [20] and [17], the practical maximum bandwidth of the Xeon Phi is around 180 GB/s, so with the 2.4 TFLOPS and 1.2 TFLOPS floating point performances in single and double precision, we expect the FLOP/byte balance points to be at around 13 and 7, respectively. For the GPU, the balance points are around 17 for single and 6 for double precision. Even with our lower bound estimate of the memory bandwidth, our application is clearly memory bound.

To achieve the maximum floating point performance on the two coprocessors, the system needs to be very large, dim  $H \sim 10^6$ . Common to both the Xeon Phi and the GPU, when the system size is large, double precision performance is significantly worse than single precision. This indicates that we are mostly limited by the memory bandwidth instead of latency.

In the four cases with one spin species where we are using the MKL and CUSPARSE libraries for the Hx operation, the maximum performances vary between 10 and 30 GFLOPS for the Xeon Phi, and between 40 and 60 GFLOPS for the GPU. With two spin species, where our custom kernels are used, the maximum performances vary between 15 and 85 GFLOPS for the Xeon Phi, and between 75 and 180 GFLOPS for the GPU. Both coprocessors perform better with the checkerboard lattice. This is probably due to the greater nonzero density compared to the 1D lattice, leading to improved cache usage. As expected, the much larger FLOP/byte ratio in the two spin species case leads to significantly increased performance.

# 6. Conclusions

We have implemented the Lanczos algorithm to compute the ground state energy of a many-particle quantum lattice model on three platforms: a multi-core Intel Xeon CPU, an Intel Xeon Phi coprocessor and an NVIDIA GPU. The CPU and the Xeon Phi were parallelized with OpenMP, and with only one spin species in the model, the MKL library was used to compute the sparse matrix-vector product in the Lanczos algorithm. With two spin species, a custom OpenMP function was used. The GPU was programmed with CUDA. In the single spin species case, we used the CUSPARSE library and with two spin species we used a custom CUDA kernel.

We benchmarked the programs with single and double precision arithmetic in two different lattice geometries: a 1D ring with nearest-neighbour hopping and a checkerboard lattice with hoppings up to the third nearest-neighbor lattice sites. In all cases, the CPU is the fastest of the three platforms when the particle number is very low. With larger particle numbers, the GPU is the fastest, with speedup factors of up to 7.6 compared to the CPU. While the Xeon Phi is never the fastest of the three test platforms, it does outperform the CPU when the particle number is sufficiently high, by up to a speedup of 2.5. This is important, since an existing CPU code can be run on the Xeon Phi with practically no coding effort, resulting in an instant performance gain. All in all, our results indicate that with the current hardware, graphics processors with custom low level kernels offer the best performance in exactly diagonalizing many-particle quantum lattice models at large system sizes. The Xeon Phi was shown to be a good choice for gaining a significant speedup over an existing multi-core code with very little programming effort.

## Acknowledgements

T.S acknowledges financial support from the Finnish Doctoral Programme in Computational Sciences FICS. This research has also been supported by the Academy of Finland through its Centres of Excellence Program (project no. 251748). We acknowledge the computational resources provided by Aalto Science-IT project and Finland's IT Center for Science (CSC).

### References

- M. Baity-Jesi, L. A. Fernández, V. Martín-Mayor, J. M. Sanz, Phase transition in three-dimensional Heisenberg spin glasses with strong random anisotropies through a multi-GPU parallelization, Phys. Rev. B 89 (2014) 014202.
- [2] M. C. Ambrose, R. L. Stamps, Monte Carlo simulation of the effects of higher-order anisotropy on the spin reorientation transition in the twodimensional Heisenberg model with long-range interactions, Phys. Rev. B 87 (2013) 184417.
- [3] M. Manssen, A. K. Hartmann, Aging at the spin-glass/ferromagnet transition: Monte Carlo simulations using graphics processing units, Phys. Rev. B 91 (2015) 174433.
- [4] A. Harju, T. Siro, F. F. Canova, S. Hakala, T. Rantalaiho, Computational physics on graphics processing units, in: Proceedings of the 11th International Conference on Applied Parallel and Scientific Computing, PARA'12, Springer-Verlag, Berlin, Heidelberg, 2013, pp. 3–26.
- [5] S. Heybrock, B. Joó, D. D. Kalamkar, M. Smelyanskiy, K. Vaidyanathan, T. Wettig, P. Dubey, Lattice QCD with domain decomposition on Intel Xeon Phi co-processors, in: Proceedings of the International Conference for High Performance Computing, Networking, Storage and Analysis, SC '14, IEEE Press, Piscataway, NJ, USA, 2014, pp. 69–80.
- [6] D. I. Lyakh, An efficient tensor transpose algorithm for multicore CPU, Intel Xeon Phi, and NVidia tesla GPU, Comp. Phys. Comm. 189 (2015) 84 – 91.
- [7] M. Bernaschi, M. Bisson, F. Salvadore, Multi-Kepler GPU vs. multi-Intel MIC for spin systems simulations, Comp. Phys. Comm. 185 (2014) 2495 – 2503.
- [8] T. Siro, A. Harju, Exact diagonalization of the Hubbard model on graphics processing units, Comp. Phys. Comm. 183 (2012) 1884 – 1889.
- [9] J. Hubbard, Electron correlations in narrow energy bands, Proc. R. Soc. Lond. A 276 (1963) 238–257.
- [10] D. N. Sheng, Z.-C. Gu, K. Sun, L. Sheng, Fractional quantum Hall effect in the absence of Landau levels, Nat. Commun. 2 (2011).
- [11] S. Yang, K. Sun, S. Das Sarma, Quantum phases of disordered flatband lattice fractional quantum Hall systems, Phys. Rev. B 85 (2012) 205124.
- [12] T. Siro, M. Ervasti, A. Harju, Impurities and Landau level mixing in a fractional quantum Hall state in a flat-band lattice model, Phys. Rev. B 90 (2014) 165101.
- [13] K. Sun, Z. Gu, H. Katsura, S. Das Sarma, Nearly flatbands with nontrivial topology, Phys. Rev. Lett. 106 (2011) 236803.
- [14] M. Sharma, M. Ahsan, Organization of the Hilbert space for exact diagonalization of Hubbard model, Comp. Phys. Comm. 193 (2015) 19 – 29.
- [15] Y. Saad, Iterative Methods for Sparse Linear Systems, Society for Industrial and Applied Mathematics, 2003.
- [16] NVIDIA, CUDA C Programming Guide, 2015. http://docs.nvidia.com/cuda/cuda-c-programming-guide/.

- [17] J. Jeffers, J. Reinders, Intel Xeon Phi Coprocessor High Performance Programming, Morgan Kaufmann Publishers Inc., San Francisco, CA, USA, 1st edition, 2013.
- [18] NVIDIA, Pascal Architecture Whitepaper, 2016. http://images.nvidia.com/content/pdf/tesla/whitepaper/pascalarchitecture-whitepaper.pdf.
- [19] X. Liu, M. Smelyanskiy, E. Chow, P. Dubey, Efficient sparse matrixvector multiplication on x86-based many-core processors, in: Proceedings of the 27th International ACM Conference on International Conference on Supercomputing, ICS '13, ACM, New York, NY, USA, 2013, pp. 273–282.
- [20] E. Saule, K. Kaya, Ü. V. Çatalyürek, Parallel Processing and Applied Mathematics: 10th International Conference, PPAM 2013, Warsaw, Poland, September 8-11, 2013, Revised Selected Papers, Part I, Springer Berlin Heidelberg, Berlin, Heidelberg, pp. 559–570.