IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Special Section on Microwave and Millimeter-wave Technologies
4.8GHz CMOS Frequency Multiplier Using Subharmonic Pulse-Injection Locking for Spurious Suppression
Kyoya TAKANOMizuki MOTOYOSHIMinoru FUJISHIMA
Author information
JOURNAL RESTRICTED ACCESS

2008 Volume E91.C Issue 11 Pages 1738-1743

Details
Abstract

To realize low-power wireless transceivers, it is necessary to improve the performance of frequency synthesizers, which are typically frequency multipliers composed of a phase-locked loop (PLL). However, PLLs generally consume a large amount of power and occupy a large area. To improve the frequency multiplier, we propose a pulse-injection-locked frequency multiplier (PILFM), where a spurious signal is suppressed using a pulse input signal. An injection-locked oscillator (ILO) in a PILFM was fabricated by a 0.18µm 1P5M CMOS process. The core size is 10.8µm × 10.5µm. The power consumption of the ILO is 9.6µW at 250MHz, 255µW at 2.4GHz and 1.47mW at 4.8GHz. The phase noise is -105dBc/Hz at a 1MHz offset.

Content from these authors
© 2008 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top