IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Online ISSN : 1745-1337
Print ISSN : 0916-8508
Special Section on VLSI Design and CAD Algorithms
Area-Efficient Reconfigurable Architecture for Media Processing
Yukio MITSUYAMAKazuma TAKAHASHIRintaro IMAIMasanori HASHIMOTOTakao ONOYEIsao SHIRAKAWA
Author information
JOURNAL RESTRICTED ACCESS

2008 Volume E91.A Issue 12 Pages 3651-3662

Details
Abstract

An area-efficient dynamically reconfigurable architecture is proposed, which is dedicated to media processing. To implement a compact but high performance device, which can be used in consumer applications, the reconfigurable architecture distinctively performs 8-bit operations required for media processing whereas fine-grained operations are executed with the cooperation of a host processor. A heterogeneous reconfigurable array is composed of four types of cells, for which configuration data size is reduced by focusing application domain on media processing. Implementation results show that a multi-standard video decoding can be achieved by the proposed reconfigurable architecture with 1.1×1.4mm2 in a 90nm CMOS technology.

Content from these authors
© 2008 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top