IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Online ISSN : 1745-1337
Print ISSN : 0916-8508
Special Section on Nonlinear Theory and its Applications
A 12-bit 3.7-Msample/s Pipelined A/D Converter Based on the Novel Capacitor Mismatch Calibration Technique
Shuaiqi WANGFule LIYasuaki INOUE
Author information
JOURNAL RESTRICTED ACCESS

2008 Volume E91.A Issue 9 Pages 2465-2474

Details
Abstract

This paper proposes a 12-bit 3.7-MS/s pipelined A/D Converter based on the novel capacitor mismatch calibration technique. The conventional stage is improved to an algorithmic circuit involving charge summing, capacitors' exchange and charge redistribution, simply through introducing some extra switches into the analog circuit. This proposed ADC obtains the linearity beyond the accuracy of the capacitor match and verifies the validity of reducing the nonlinear error from the capacitor mismatch to the second order without additional power dissipation through the novel capacitor mismatch calibration technique. It is processed in 0.5μm CMOS technology. The transistor-level simulation results show that 72.6dB SNDR, 78.5dB SFDR are obtained for a 2V Vpp 159.144kHz sine input sampled at 3.7MS/s. The whole power dissipation of this ADC is 33.4mW at the power supply of 5V.

Content from these authors
© 2008 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top