IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Accurate Modeling Method for Cu Interconnect
Kenta YAMADAHiroshi KITAHARAYoshihiko ASAIHideo SAKAMOTONorio OKADAMakoto YASUDANoriaki ODAMichio SAKURAIMasayuki HIROIToshiyuki TAKEWAKISadayuki OHNISHIManabu IGUCHIHiroyasu MINDAMieko SUZUKI
Author information
JOURNAL RESTRICTED ACCESS

2008 Volume E91.C Issue 6 Pages 968-977

Details
Abstract

This paper proposes an accurate modeling method of the copper interconnect cross-section in which the width and thickness dependence on layout patterns and density caused by processes (CMP, etching, sputtering, lithography, and so on) are fully, incorporated and universally expressed. In addition, we have developed specific test patterns for the model parameters extraction, and an efficient extraction flow. We have extracted the model parameters for 0.15μm CMOS using this method and confirmed that 10%τpd error normally observed with conventional LPE (Layout Parameters Extraction) was completely dissolved. Moreover, it is verified that the model can be applied to more advanced technologies (90nm, 65nm and 55nm CMOS). Since the interconnect delay variations due to the processes constitute a significant part of what have conventionally been treated as random variations, use of the proposed model could enable one to greatly narrow the guardbands required to guarantee a desired yield, thereby facilitating design closure.

Content from these authors
© 2008 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top