IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Online ISSN : 1745-1337
Print ISSN : 0916-8508
Special Section on Analog Circuit Techniques and Related Topics
A 3.2-GHz Down-Spread Spectrum Clock Generator Using a Nested Fractional Topology
Ching-Yuan YANGChih-Hsiang CHANGWen-Ger WONG
Author information
JOURNAL RESTRICTED ACCESS

2008 Volume E91.A Issue 2 Pages 497-503

Details
Abstract

A high-speed triangular-modulated spread-spectrum clock generator using a fractional phase-locked loop is presented. The fractional division is implemented by a nested fractional topology, which is constructed from a dual-modulus divide-by-(N-1/16)/N divider to divide the VCO outputs as a first division period and a fractional control circuit to establish a second division period to cause the overall fractional division. The dual-modulus divider introduces a delay-locked-loop network to achieve phase compensation. Operating at the frequency of 3.2GHz, the measured peak power reduction is around 16dB for a deviation of 0.37% and a frequency modulation of 33kHz. The circuit occupies 1.4×1.4mm2 in a 0.18-μm CMOS process and consumes 52mW.

Content from these authors
© 2008 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top