Loading [a11y]/accessibility-menu.js
An Explicitly Parallel Architecture for Packet Parsing in Software Defined Networks | IEEE Conference Publication | IEEE Xplore

An Explicitly Parallel Architecture for Packet Parsing in Software Defined Networks


Abstract:

Packet parsing is the first step in processing of packets in devices such as network switches and routers. The process of packet parsing has become more challenging due t...Show More

Abstract:

Packet parsing is the first step in processing of packets in devices such as network switches and routers. The process of packet parsing has become more challenging due to the increase in line rates and emergence of Software Defined Networking which leads to new protocols being adopted. In this paper, we present a novel architecture for parsing of packets. The architecture is fully programmable and is not tied to any specific protocol. It can be programmed to parse any protocol making it suitable for Software Defined Networks. Compared with the parser used in the Reconfigurable Match Tables, our parser improves supported throughput by a factor of 3.2. Moreover, to achieve the target throughput of 640 Gbps, our parser needs only 2 percent of the number of gates used in the parsers of Reconfigurable Match Tables.
Date of Conference: 10-12 July 2018
Date Added to IEEE Xplore: 26 August 2018
ISBN Information:
Electronic ISSN: 2160-052X
Conference Location: Milan, Italy

Contact IEEE to Subscribe

References

References is not available for this document.