Loading [MathJax]/extensions/MathMenu.js
SPA - a synthesisable Amulet core for smartcard applications | IEEE Conference Publication | IEEE Xplore

SPA - a synthesisable Amulet core for smartcard applications


Abstract:

SPA is a synthesised, self-timed, ARM-compatible processor core. The use of synthesis was mandated by a need for rapid implementation. This has proved to be very effectiv...Show More

Abstract:

SPA is a synthesised, self-timed, ARM-compatible processor core. The use of synthesis was mandated by a need for rapid implementation. This has proved to be very effective, albeit with increased cost in terms of area and performance compared with earlier non-synthesised processors. SPA is employed in an experimental smartcard chip which is being designed to evaluate the applicability of self-timed logic in security-sensitive devices. The Balsa synthesis system is used to generate dual-rail logic with some enhancements to improve security against non-invasive attacks. A complete system-on-chip is being synthesised with a only small amount of hand design being employed to boost the throughput of the on-chip interconnection system.
Date of Conference: 08-11 April 2002
Date Added to IEEE Xplore: 07 August 2002
Print ISBN:0-7695-1540-1
Print ISSN: 1522-8681
Conference Location: Manchester, UK

Contact IEEE to Subscribe

References

References is not available for this document.