Test scheduling and test access architecture optimization for system-on-chip | IEEE Conference Publication | IEEE Xplore

Test scheduling and test access architecture optimization for system-on-chip


Abstract:

We propose an efficient test scheduling and test access architecture for system-on-chip. The test time and test control complexity are optimized under the test power and ...Show More

Abstract:

We propose an efficient test scheduling and test access architecture for system-on-chip. The test time and test control complexity are optimized under the test power and test access mechanism (TAM) resource constraints. Using our heuristic algorithms, the test scheduling can be done rapidly with small test time penalty when compared with previous works. Under an existing SoC test framework, the test access hardware can be generated from the scheduling result. Experimental results show that the proposed scheduling is hardware efficient. The system integrator can evaluate the test access architecture and perform rest scheduling systematically.
Date of Conference: 20-20 November 2002
Date Added to IEEE Xplore: 28 February 2003
Print ISBN:0-7695-1825-7
Print ISSN: 1081-7735
Conference Location: Guam, USA

Contact IEEE to Subscribe

References

References is not available for this document.