Loading [MathJax]/extensions/MathMenu.js
Automatic Reconfigurable System-on-Chip design with run-time hardware/software partitioning | IEEE Conference Publication | IEEE Xplore

Automatic Reconfigurable System-on-Chip design with run-time hardware/software partitioning


Abstract:

Reconfigurable system-on-chip (RSoC) is a promising alternative to deliver both flexibility and performance at the same time, and also a technical solution looking to the...Show More

Abstract:

Reconfigurable system-on-chip (RSoC) is a promising alternative to deliver both flexibility and performance at the same time, and also a technical solution looking to the future needs of embedded applications. But the complex design process is impeding the development of extensive applications. This paper proposes an RSoC design methodology based on function-level programming model on account of the characteristics of the reconfigurable architecture. In the programming model, system designers use high-level language to complete functional specification by calling the co-function-library. Then the dynamic hardware/software partitioning algorithm will decide whether an invoked function should be running on hardware or software automatically. According to the partitioning result, the dynamic linker will switch functions' execution mode in real time. And the above items can facilitate an automatic design flow through specification to the system implementation. Experiments and tests have verified the feasibility and efficiency of the automatic design flow.
Date of Conference: 19-21 August 2009
Date Added to IEEE Xplore: 18 September 2009
ISBN Information:
Conference Location: Huangshan, China

Contact IEEE to Subscribe

References

References is not available for this document.