Loading [MathJax]/extensions/TeX/mhchem.js
Modeling of triple-well isolation and the loading effects on circuits up to 50 GHz | IEEE Conference Publication | IEEE Xplore

Modeling of triple-well isolation and the loading effects on circuits up to 50 GHz


Abstract:

This paper presents the noise isolation characteristics and substrate loading effects of NMOS devices in triple-well (TW) at frequencies up to 50 GHz. The importance of t...Show More

Abstract:

This paper presents the noise isolation characteristics and substrate loading effects of NMOS devices in triple-well (TW) at frequencies up to 50 GHz. The importance of the series resistance in well bias path is investigated. Our study reveals that using large well bias resistors, which create a high substrate impedance, are beneficial to circuit performance in both saturation and triode bias regimes. However, small bias resistances are advantageous for better substrate noise isolation. By using test circuits designed in a 0.13-mum CMOS technology, a compact model for TW substrate impedance is developed to facilitate quantitative analyses. The dependence of TW isolation effectiveness on the bias resistance, well capacitance, and noise frequency are evaluated. To measure the impact of TW on circuit performances, the output impedance of a saturation-mode device and the insertion loss (IL) between source and drain of a triode-mode device are examined under different biasing conditions.
Date of Conference: 21-24 September 2008
Date Added to IEEE Xplore: 17 November 2008
ISBN Information:

ISSN Information:

Conference Location: San Jose, CA, USA

References

References is not available for this document.