An efficient on-chip network interface offering guaranteed services, shared-memory abstraction, and flexible network configuration | IEEE Conference Publication | IEEE Xplore

An efficient on-chip network interface offering guaranteed services, shared-memory abstraction, and flexible network configuration


Abstract:

In this paper we present a network interface for an on-chip network. Our network interface decouples computation from communication by offering a shared-memory abstractio...Show More

Abstract:

In this paper we present a network interface for an on-chip network. Our network interface decouples computation from communication by offering a shared-memory abstraction, which is independent of the network implementation. We use a transaction-based protocol to achieve backward compatibility with existing bus protocols such as AXI, OCP and DTL. Our network interface has a modular architecture, which allows flexible instantiation. It provides both guaranteed and best-effort services via connections. These are configured via network interface ports using the network itself, instead of a separate control interconnect. An example instance of this network interface with 4 ports has an area of 0.143 mm/sup 2/ in a 0.13 /spl mu/m technology, and runs at 500 MHz.
Date of Conference: 16-20 February 2004
Date Added to IEEE Xplore: 08 March 2004
Print ISBN:0-7695-2085-5
Print ISSN: 1530-1591
Conference Location: Paris, France

Contact IEEE to Subscribe

References

References is not available for this document.