Loading [a11y]/accessibility-menu.js
A quadruple precision and dual double precision floating-point multiplier | IEEE Conference Publication | IEEE Xplore

A quadruple precision and dual double precision floating-point multiplier


Abstract:

Double precision floating-point arithmetic is inadequate for many scientific computations. This paper presents the design of a quadruple precision floating-point multipli...Show More

Abstract:

Double precision floating-point arithmetic is inadequate for many scientific computations. This paper presents the design of a quadruple precision floating-point multiplier that also supports two parallel double precision multiplications. Since hardware support for quadruple precision arithmetic is expensive, a new technique is presented that requires much less hardware than a fully parallel quadruple precision multiplier. With this implementation, quadruple precision multiplication has a latency of three cycles and two parallel double precision multiplications have a latency of only two cycles. The design is pipelined so that two double precision multiplications can be started every cycle or a quadruple precision multiplication can be started every other cycle.
Date of Conference: 01-06 September 2003
Date Added to IEEE Xplore: 15 September 2003
Print ISBN:0-7695-2003-0
Conference Location: Belek-Antalya, Turkey

Contact IEEE to Subscribe

References

References is not available for this document.