Abstract:
A feature-extraction and vector-generation VLSI has been developed for real-time image recognition. An arrayed-shift-register architecture has allowed us to seamlessly sc...Show MoreMetadata
Abstract:
A feature-extraction and vector-generation VLSI has been developed for real-time image recognition. An arrayed-shift-register architecture has allowed us to seamlessly scan a wide-area image of interest with a 64 /spl times/ 64 recognition window and generate a 64-dimension feature vector at each pixel location for on-the-fly recognition. A prototype chip was designed and fabricated in a 0.18-/spl mu/m 5-metal CMOS technology. A high-speed feature vector generation less than 9.7ns has been experimentally demonstrated. It is possible to scan a VGA-size image at a rate of 5 frames/sec, thus generating as many as 1.5 /spl times/ 10/sup 6/ feature vectors in a second for recognition. This is 10/sup 4/ times faster than software processing running on a 3GHz CPU.
Date of Conference: 12-16 September 2005
Date Added to IEEE Xplore: 05 December 2005
Print ISBN:0-7803-9205-1
Print ISSN: 1930-8833