An 11b 1GS/s ADC with parallel sampling architecture to enhance SNDR for multi-carrier signals | IEEE Conference Publication | IEEE Xplore

An 11b 1GS/s ADC with parallel sampling architecture to enhance SNDR for multi-carrier signals


Abstract:

This paper presents an 11b 1GS/s ADC with a parallel sampling architecture to enhance SNDR for broadband multi-carrier signals. It contains two 1GS/s 11b sub-ADCs each ac...Show More

Abstract:

This paper presents an 11b 1GS/s ADC with a parallel sampling architecture to enhance SNDR for broadband multi-carrier signals. It contains two 1GS/s 11b sub-ADCs each achieving > 54dB SNDR for input frequencies up to Nyquist frequency and state-of-the-art linearity performance. The SNDR of the ADC with the parallel sampling architecture is improved by 5dB compared to its sub-ADCs when digitizing multi-carrier signals with large crest factors. This improvement is achieved at less than half the cost in power and area compared to the conventional approach. The chip is implemented in 65nm LP CMOS and consumes in total 350mW at 1GS/s.
Date of Conference: 16-20 September 2013
Date Added to IEEE Xplore: 31 October 2013
ISBN Information:
Print ISSN: 1930-8833
Conference Location: Bucharest, Romania

Contact IEEE to Subscribe

References

References is not available for this document.