Architecture of built-in self-test and recovery memory chips | IEEE Conference Publication | IEEE Xplore

Architecture of built-in self-test and recovery memory chips


Abstract:

The article is devoted to increasing the coefficient of technical readiness of memory chips. The architecture of built-in self-test and repair is proposed, what allows ch...Show More

Abstract:

The article is devoted to increasing the coefficient of technical readiness of memory chips. The architecture of built-in self-test and repair is proposed, what allows changing a bit data of the primary array of memory cells, in which the failure is occurred, on the data coming from the outputs of an array of backup memory cells. The proposed hardware and software provide automatic reconfiguration of the data upon failure of chip.
Date of Conference: 27-30 September 2013
Date Added to IEEE Xplore: 25 November 2013
ISBN Information:
Conference Location: Rostov on Don, Russia

References

References is not available for this document.