Loading [a11y]/accessibility-menu.js
Fast area estimation to support compiler optimizations in FPGA-based reconfigurable systems | IEEE Conference Publication | IEEE Xplore

Fast area estimation to support compiler optimizations in FPGA-based reconfigurable systems


Abstract:

Several projects have developed compiler tools that translate high-level languages down to hardware description languages for mapping onto FPGA-based reconfigurable compu...Show More

Abstract:

Several projects have developed compiler tools that translate high-level languages down to hardware description languages for mapping onto FPGA-based reconfigurable computers. These compiler tools can apply extensive transformations that exploit the parallelism inherent in the computations. However, the transformations can have a major impact on the chip area (number of logic blocks) used on the FPGA. It is imperative therefore that the compiler user be provided with feedback indicating how much space is being used. In this paper we present a fast compile-time area estimation technique to guide the compiler optimizations. Experimental results show that our technique achieves an accuracy within 2.5% for small image-processing operators, and within 5.0% for larger benchmarks, as compared to the usual post-compilation synthesis tool estimations. The estimation time is in the order of milliseconds as compared to several minutes for a synthesis tool.
Date of Conference: 24-24 April 2002
Date Added to IEEE Xplore: 06 January 2003
Print ISBN:0-7695-1801-X
Conference Location: Napa, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.