Abstract:
High level synthesis (HLS) is the methodology of generating Register Transfer Logic(RTL) design taking into consideration the behavioural specification and constraints wi...Show MoreMetadata
Abstract:
High level synthesis (HLS) is the methodology of generating Register Transfer Logic(RTL) design taking into consideration the behavioural specification and constraints within an optimized cost function. Design space exploration (DSE), an important stage of HLS, is a task for identifying and evaluating design alternatives during system development for obtaining Pareto optimal solution. Concerns over the power dissipation coupled with the conventional metrics such as area, time delay, thermal, performance, reliability, cost and testability have raised the demand for an efficient technique of high level synthesis with better design space exploration. This paper presents a novel approach to achieve a Pareto optimal solution for this design space exploration in minimum possible design time using Greedy Algorithm and Priority Factor (PF) for power and timing analysis.
Published in: 2013 International Conference on Advances in Computing, Communications and Informatics (ICACCI)
Date of Conference: 22-25 August 2013
Date Added to IEEE Xplore: 21 October 2013
ISBN Information: