Automated extraction of expert knowledge in analog topology selection and sizing | IEEE Conference Publication | IEEE Xplore

Automated extraction of expert knowledge in analog topology selection and sizing


Abstract:

This paper presents a methodology for analog designers to maintain their insights into the relationship among performance specifications, topology choice, and sizing vari...Show More

Abstract:

This paper presents a methodology for analog designers to maintain their insights into the relationship among performance specifications, topology choice, and sizing variables, despite those insights being constantly challenged by changing process nodes and new specs. The methodology is to take a data-mining perspective on a Pareto Optimal Set of sized analog circuit topologies, then doing: extraction of a specs-to-topology decision tree; global nonlinear sensitivity analysis on topology and sizing variables; and determining analytical expressions of performance tradeoffs. These approaches are all complementary as they answer different designer questions. Once the knowledge is extracted, it can be readily distributed to help other designers, without needing further synthesis. Results are shown for operational amplifier design on a database containing thousands of Pareto Optimal designs across five objectives.
Date of Conference: 10-13 November 2008
Date Added to IEEE Xplore: 18 November 2008
ISBN Information:

ISSN Information:

Conference Location: San Jose, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.