A signal integrity test bed for PCB buses | IEEE Conference Publication | IEEE Xplore

A signal integrity test bed for PCB buses


Abstract:

Research in high-speed interconnect requires physical test to validate circuit models and design assumptions. At multi-Gbit/sec rates, physical implementations require cu...Show More

Abstract:

Research in high-speed interconnect requires physical test to validate circuit models and design assumptions. At multi-Gbit/sec rates, physical implementations require custom circuit design, teams with many designers, long design cycles, and expensive test equipment. By building a "scale model" that operates at bit rates of 50-100 Mbits/sec, we obtain order of magnitude reductions in cost and design time. We present a simple, inexpensive test bed implemented using a PC and inexpensive graphics cards. To demonstrate the effectiveness of our test bed, we use it to validate novel methods for synthesizing crosstalk equalization filters.
Date of Conference: 11-13 October 2004
Date Added to IEEE Xplore: 08 November 2004
Print ISBN:0-7695-2231-9
Print ISSN: 1063-6404
Conference Location: San Jose, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.