Abstract:
A linear time-invariant phase-domain phase-locked loop (PLL) model including the effects of thermal and flicker (1/f) noise sources is devised. Phase noise from the frequ...Show MoreMetadata
Abstract:
A linear time-invariant phase-domain phase-locked loop (PLL) model including the effects of thermal and flicker (1/f) noise sources is devised. Phase noise from the frequency dividers, loop oscillators, and oscillator buffering is modeled. Flicker noise is shown to be of major significance for the accurate characterization of DVB-T/H terminals integrated in contemporary CMOS processes. For obtaining an optimal voltage-controlled oscillator (VCO) in a PLL loop for DVB-T/H receivers, a phase noise trade-off for the VCO thermal and flicker noise contributions is derived. Link-level performance evaluation is carried out to validate the stipulated trade-off.
Published in: 2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)
Date of Conference: 13-16 December 2009
Date Added to IEEE Xplore: 17 February 2010
ISBN Information: