Loading [a11y]/accessibility-menu.js
Analysis of compressor architectures in MOS current-mode logic | IEEE Conference Publication | IEEE Xplore

Analysis of compressor architectures in MOS current-mode logic


Abstract:

This paper is concerned with the design and the comparison of different compressor architectures for high performance multipliers in MOS current-mode logic (MCML). More s...Show More

Abstract:

This paper is concerned with the design and the comparison of different compressor architectures for high performance multipliers in MOS current-mode logic (MCML). More specifically, three architectures have been designed for 3-2, 4-2 and 5-2 compressors and two architectures for 7-2 compressors. The various implementations for each type of compressor have been compared one another. This investigation indicates that the architectures based exclusively on three-level MCML gates are the most suitable for MCML implementation in terms of speed, power consumption and area. Design guidelines are provided to improve compressor performance. All the compressors were designed in a TSMC 180nm CMOS technology.
Date of Conference: 12-15 December 2010
Date Added to IEEE Xplore: 07 March 2011
ISBN Information:
Conference Location: Athens, Greece

Contact IEEE to Subscribe

References

References is not available for this document.