Abstract:
In this paper, the gate-induced drain leakage (GIDL) current in partial depleted silicon on insulator nMOSFET was measured under different hot carrier injection condition...Show MoreMetadata
Abstract:
In this paper, the gate-induced drain leakage (GIDL) current in partial depleted silicon on insulator nMOSFET was measured under different hot carrier injection conditions. With the increase of stress time, the GIDL current increases steeply under channel hot carrier condition due to the dominant electron injection into oxide and the consequent generation of interface traps. On the other hand, under the drain avalanche hot carrier condition, the additional hole injection partially cancels with the electrons, leading to a mild increase of GIDL current. By taking into account the interface traps induced threshold voltage shift, we further proposed a modified model to fit the experimental data.
Published in: 2021 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)
Date of Conference: 24-26 November 2021
Date Added to IEEE Xplore: 03 January 2022
ISBN Information: