Loading [MathJax]/extensions/MathMenu.js
Processing and scheduling components in an innovative network processor architecture | IEEE Conference Publication | IEEE Xplore

Processing and scheduling components in an innovative network processor architecture


Abstract:

In this paper, we describe the architecture of an innovative network processor aiming at the acceleration of packet processing in high speed network interfaces and at the...Show More

Abstract:

In this paper, we describe the architecture of an innovative network processor aiming at the acceleration of packet processing in high speed network interfaces and at the tight coupling of low and high level protocols. The proposed design uses programmable hard-wired components with line rate throughput and is capable of executing protocols and handling efficiently high and low level streaming operations. We discuss the details of the main innovation of the proposed design, which incorporates a three stage RISC-based pipelined module and a composite scheduling unit for internal resource management and outgoing traffic shaping. When both components are integrated on the same platform then maximum and fair utilization of the available resources is achieved. Quantitative performance results are given, both by means of microcode profiling and simulation for indicative applications of the protocol processor.
Date of Conference: 04-08 January 2003
Date Added to IEEE Xplore: 28 February 2003
Print ISBN:0-7695-1868-0
Print ISSN: 1063-9667
Conference Location: New Delhi, India

Contact IEEE to Subscribe

References

References is not available for this document.