## Aalborg Universitet

# A Double Phase-Shift Control Strategy for A Full-Bridge Three-Level DC/DC Converter 

Liu, Dong; Deng, Fujin; Gong, Zheng; Chen, Zhe

Published in:
Proceeding of The 42nd Annual Conference of IEEE Industrial Electronics Society, IECON

DOI (link to publication from Publisher):
10.1109/IECON.2016.7793214

Publication date:
2016

Document Version
Accepted author manuscript, peer reviewed version

Link to publication from Aalborg University

Citation for published version (APA):
Liu, D., Deng, F., Gong, Z., \& Chen, Z. (2016). A Double Phase-Shift Control Strategy for A Full-Bridge ThreeLevel DC/DC Converter. In Proceeding of The 42nd Annual Conference of IEEE Industrial Electronics Society, IECON (pp. 1202-1207). IEEE Press. https://doi.org/10.1109/IECON.2016.7793214

## General rights

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain
- You may freely distribute the URL identifying the publication in the public portal -


## Take down policy

If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.

# A Double Phase-Shift Control Strategy for A FullBridge Three-Level DC/DC Converter 

Dong Liu, Fujin Deng, Zhe Chen<br>Department of Energy Technology<br>Aalborg University<br>Aalborg, Denmark<br>dli@et.aau.dk, fde@et.aau.dk, zch@et.aau.dk


#### Abstract

In this paper, a double phase-shift control strategy is proposed for a full-bridge three-level (FBTL) dc/dc converter in de distribution systems with the medium dc bus voltage. The proposed control strategy can effectively reduce the voltage change rate $d v / d t$ and voltage stress on the transformer, which means that the reliability and EMC of the FBTL dc/dc converter can be improved. The operation principle and performances of the proposed control strategy is analyzed in detail. Finally, the simulation results are presented to verify the proposed control strategy.


Keywords-Full-bridge; medium dc bus voltage; phase-shift; three-level dc/dc converter.

## I. INTRODUCTION

Dc distribution systems and dc micro-grids have been proposed as promising solutions for future smart-grid systems because of their clear merits, such as no reactive power, no frequency stability, high conversion efficiency, and easy system control [1-3]. Furthermore, dc-based data centers and residential systems have been increasingly developed recently [4], [5]. The performance of dc systems highly depends on dc/dc converters, which are responsible for delivering power and changing voltage levels in dc grids. Generally, a high or medium dc voltage is needed for the de distribution systems and micro-grids to reduce the transmission losses and increase the power delivery capability. Therefore, the scientific researches on the medium voltage $\mathrm{dc} / \mathrm{dc}$ converters with high performance and high reliability are quite desired.

The three-level (TL) dc/dc converter is attractive for the dc distribution grids with the medium de bus voltage [6]. So far, a number of studies have been done on TL based dc/dc converters [7-15]. In [7], a zero voltage and zero current switching half-bridge (HB) TL dc/dc converter was proposed, in which a flying capacitor in the primary side is added to make the phase-shift control strategy applied to $\mathrm{TL} \mathrm{dc} / \mathrm{dc}$ converter. Based on [7], an auxiliary circuit is added in the secondary side to reduce the circulating current for improving the efficiency [8]. In [9], a new four-switch HB zero-voltageswitching (ZVS) TL dc/dc converter was proposed, which features with simple and compact circuit structure by adding one additional wire between the mid-points of the input capacitors and switching pairs but removing two clamped diodes. The new solutions to achieve the wide range soft-
switching are discussed in [10] based on the circuit structure of the four-switch HBTL converter, in which four kinds of new pulse-wide modulation PWM TL dc/dc converters are proposed for the industrial application. A secondary-side phase-shift-controlled ZVS dc/dc converter with wide voltage gain and a three-phase dc/dc converter with low voltage stress on the power switches are proposed in [11] and [12] for the high voltage applications. Two control strategies which are chopping phase-shift (CPS) control and double phase-shift (DPS) control respectively are presented in [13] and [14] for the isolated full-bridge three-level (FBTL) dc/dc converter. But the two control strategies both cause high voltage change rate $d v / d t$ on the primary side voltage of the transformer, which would cause large electromagnetic interference (EMI) and thus lead them not suitable for the medium or high voltage applications. In [15], an improved FBTL dc/dc converter with a voltage balance control strategy of the input capacitors is proposed to reduce the $d v / d t$. However, a passive filter is inserted into the primary side of the transformer, which would result in reducing the voltage conversion rate and efficiency.

In this paper, a double phase-shift control strategy is proposed for the FBTL dc/dc converter applied to the dc grids with the medium dc bus voltage. Comparing with the conventional control strategy, the proposed control strategy can effectively reduce the voltage change rate $d v / d t$ and voltage stress on the transformer, and thus improve both EMI and reliability of the converter. The operation principle and performance of the proposed control strategy are analyzed in detail. Finally, the simulation results are shown to validate the proposed double phase-shift control strategy.

This paper is organized as follows. Section II analyzes the operation principle of the proposed double phase-shift control strategy in detail. Section III analyzes the characteristics and performances of the FBTL dc/dc converter under the proposed control strategy theoretically. Section IV presents the simulation results to verify the theoretical analysis. Finally, the main contributions of this paper are summarized in Section V.

## II. Operation Principle

Fig. 1 shows the circuit structure of the FBTL dc/dc converter and main operation waveforms under the proposed double phase-shift control strategy. $C_{i 1}$ and $C_{i 2}$ are two input capacitors which split the input voltage $V_{i n}$ into $V_{1}$ and $V_{2} . S_{1}-$
$S_{8}$ and $D_{1}-D_{8}$ are power switches and their body diodes. $C_{1}-C_{8}$ are junction capacitors. $C_{s 1}$ and $C_{s 2}$ are two flying capacitors. $D_{9}-D_{12}$ are four clamped diodes. $L_{r}$ is leakage inductance of the transformer $T_{r}$. In the secondary side, there are four rectifier diodes $D_{r 1}-D_{r 4}$, an output filter $L_{o}$, and an output filter capacitor $C_{o}$. In Fig. 1(a), the input voltage is $V_{i n}$; the voltage between point a and b is $V_{a b}$; the primary current of the transformer is $i_{p}$; the current through output filter inductor is $i_{L o}$; the output current and voltage are $I_{o}$ and $V_{o}$; the turns ratio of the transformer $T_{r}$ is $n$. In Fig. 1(b), $d_{r v 1}-d_{r v 8}$ are driving signals of the switches $S_{1}-S_{8} ; \alpha_{1}$ and $\alpha_{2}$ are two time delays.

For simplifying the analysis, some assumptions are made: 1) all the capacitors and inductances are ideal; 2 ) all the power devices and the diodes are ideal; 3) the power switches $S_{1}-S_{8}$ have the same parasitic capacitors, which means that $C_{1}=C_{2}$ $\left.=C_{3}=C_{4}=C_{5}=C_{6}=C_{7}=C_{8}=C_{j} ; 4\right)$ the input divided capacitors $C_{i 1}$ and $C_{i 2}$ are large enough to be regarded as two voltage sources with the value of $\left.V_{i n} / 2 ; 5\right)$ the two flying capacitors $C_{s 1}$ and $C_{s 2}$ are large enough to be regarded as two voltage sources with the values of $V_{i n} / 2$; and 6 ) the output filter inductance $L_{o}$ is large enough to be regarded as a constant current source during a switching period.


Fig. 1. Circuit structure and main operation waveforms. (a) Circuit Structure. (b) Main waveforms under the proposed control strategy

Fig. 2 shows the equivalent circuits under the proposed double phase-shift control strategy.

Stage $1\left[t_{0}-t_{1}\right]$ : During this period, $S_{1}, S_{2}, S_{7}$, and $S_{8}$ are all on-state, so $V_{a b}$ equals $V_{i n}$ and the input power transfers to the load from $D_{r 1}$ and $D_{r 4}$. During this stage, the primary current of the transformer $i_{\mathrm{p}}$ is $I_{0} / n$.

Stage $2\left[t_{1}-t_{2}\right]$ : At $t_{1}, S_{1}$ is turned off. Then $I_{0}$ is reflected to the primary side, which means $i_{p}$ is still $I_{o} / n$ to charge $C_{1}$ and discharge $C_{4}$ via $C_{s 1}$. Therefore, $V_{c 1}$ increases and $V_{c 4}$ decreases linearly.

$$
\begin{align*}
V_{c 1}(t) & =\frac{I_{o}}{2 \cdot n \cdot C_{j}}\left(t-t_{1}\right)  \tag{1}\\
V_{c 4}(t) & =\frac{V_{i n}}{2}-\frac{I_{o}}{2 \cdot n \cdot C_{j}}\left(t-t_{1}\right) \tag{2}
\end{align*}
$$

The duration of the stage 2 is:

$$
\begin{equation*}
t_{2}-t_{1}=\frac{n \cdot V_{i n} \cdot C_{j}}{I_{o}} \tag{3}
\end{equation*}
$$

Stage $3\left[t_{2}-t_{3}\right]$ : At $t_{2}, V_{c 1}$ increases to $V_{i n} / 2$ and $D_{9}$ conducts, which clamps $V_{c 4}$ at 0 V . Therefore, $S_{4}$ can be turned on with zero-voltage. During this stage, $V_{a b}$ is $V_{i n} / 2$ and $i_{\mathrm{p}}$ remains $I_{o} / n$.

Stage $4\left[t_{3}-t_{4}\right]$ : At $t_{3}, S_{8}$ is turned off; $i_{p}$ maintains at $I_{o} / n$ to charge $C_{8}$ and discharge $C_{5}$ via $C_{s 2} . V_{c 8}$ increases and $V_{c 5}$ decreases linearly.

$$
\begin{align*}
& V_{c s}(t)=\frac{I_{o}}{2 \cdot n \cdot C_{p}}\left(t-t_{3}\right)  \tag{4}\\
& V_{c 5}(t)=\frac{V_{i n}}{2}-\frac{I_{o}}{2 \cdot n \cdot C_{j}}\left(t-t_{3}\right) \tag{5}
\end{align*}
$$

The duration of the stage 4 is

$$
\begin{equation*}
t_{4}-t_{3}=\frac{n \cdot V_{i n} \cdot C_{j}}{I_{o}} \tag{6}
\end{equation*}
$$

Stage $5\left[t_{4}-t_{5}\right]$ : At $t_{4}, V_{c 8}$ increases to $V_{i n} / 2$ and $D_{12}$ conducts, which clamps the voltages of $S_{5}$ at 0 V . So $S_{5}$ can be turned on with zero-voltage. During this stage, $V_{a b}$ is 0 V and $i_{p}$ is $I_{o} / n$.

Stage $6\left[t_{5}-t_{6}\right]$ : At $t_{5}, S_{2}$ is turned off. Then $C_{2}$ is charged and $\mathrm{C}_{3}$ is discharged; $V_{a b}$ changes to negative. The current $i_{p}$ starts to decrease and is not enough to provide $I_{o}$, so $D_{r 1}, D_{r 2}$, $D_{r 3}$, and $D_{r 4}$ conduct simultaneously, which clamps both the primary and secondary voltage at 0 V . Thus the voltage of $V_{a b}$ is fully applied on $L_{r}$. During this stage, $L_{r}$ resonates with $C_{2}$ and $C_{3}$.

$$
\begin{gather*}
i_{p}(t)=\frac{I_{o}}{n} \cdot \cos \omega_{r}\left(t-t_{5}\right)  \tag{7}\\
V_{c 2}(t)=\frac{I_{o}}{n} \cdot Z_{r} \cdot \sin \omega_{r}\left(t-t_{s}\right)  \tag{8}\\
V_{c 3}(t)=\frac{V_{i n}}{2}-\frac{I_{o}}{n} \cdot Z_{r} \cdot \sin \omega_{r}\left(t-t_{5}\right) \tag{9}
\end{gather*}
$$

where $Z_{r}=\sqrt{L_{r} /\left(2 \cdot C_{j}\right)}, \omega_{r}=\sqrt{1 /\left(2 \cdot C_{j} \cdot L_{r}\right)}$.
The duration of the stage 6 is:

$$
\begin{equation*}
t_{6}-t_{5}=\left(\arcsin \frac{V_{i n} \cdot n}{2 \cdot I_{o} \cdot Z_{r}}\right) / \omega_{r} \tag{10}
\end{equation*}
$$

$$
\begin{equation*}
i_{p}\left(t_{6}\right)=\frac{I_{o}}{n} \cdot \cos \omega_{r}\left(t_{6}-t_{5}\right) \tag{11}
\end{equation*}
$$

Stage $7\left[t_{6}-t_{7}\right]$ : At $t_{6}, V_{c 2}$ increases to $V_{i n} / 2 ; V_{c 3}$ decreases to $0 \mathrm{~V} ; V_{a b}$ decreases to $-V_{\text {in }} / 2$. Then $D_{3}$ conducts, which clamps the voltage of $S_{3}$ at 0 V , so $S_{3}$ can be turned on with zerovoltage. Because $D_{r 1}, D_{r 2}, D_{r 3}$, and $D_{r 4}$ keep conducting, $-V_{i n} / 2$ is fully applied on $L_{r}$, so $i_{p}$ decays linearly:

$$
\begin{equation*}
i_{p}(t)=i_{p}\left(t_{6}\right)-\frac{V_{i n}}{2 \cdot L_{r}}\left(t-t_{6}\right) \tag{12}
\end{equation*}
$$

At $t_{7}$, the primary current of transformer is

$$
\begin{equation*}
i_{p}\left(t_{7}\right)=i_{p}\left(t_{6}\right)-\frac{V_{i n}}{2 \cdot L_{r}}\left(t_{7}-t_{6}\right) \tag{13}
\end{equation*}
$$

Stage $8\left[t_{7}-t_{8}\right]$ : At $t_{7}, S_{7}$ is turned off; $C_{7}$ is charged and $C_{6}$ is discharged; $V_{a b}$ changes from $-V_{i n} / 2$ to $-V_{i n}$. During this stage, $i_{\mathrm{p}}$ continues to decrease and $D_{r 1}, D_{r 2}, D_{r 3}$, and $D_{r 4}$ remain conducting, which clamps both the primary and secondary voltage at 0 V . During this stage, $L_{r}$ resonates with $C_{6}$ and $C_{7}$, so the voltages on $C_{6}$ and $C_{7}$ can be given by

$$
\begin{gather*}
i_{p}(t)=i_{p}\left(t_{7}\right) \cdot \cos \omega_{r}\left(t-t_{7}\right)  \tag{14}\\
V_{c 7}(t)=i_{p}\left(t_{7}\right) \cdot Z_{r} \cdot \sin \omega_{r}\left(t-t_{7}\right) \tag{15}
\end{gather*}
$$


(a)

(c)

(e)

$$
\begin{equation*}
V_{c 6}(t)=\frac{V_{i n}}{2}-i_{p}\left(t_{7}\right) \cdot Z_{r} \cdot \sin \omega_{r}\left(t-t_{7}\right) \tag{16}
\end{equation*}
$$

Stage $9\left[t_{8}-t_{9}\right]$ : At $t_{8}$, the voltage of $S_{7}$ is $V_{\text {in }} / 2, D_{6}$ conducts, which clamps the voltage of $S_{6}$ at 0 V , therefore $S_{6}$ can be turned on with zero-voltage. $D_{r 1}, D_{r 2}, D_{r 3}$, and $D_{r 4}$ still keep conducting, thus the voltage on $L_{r}$ is $-V_{i n}$ and $i_{p}$ decreases linearly:

$$
\begin{equation*}
\left.i_{p}(t) \quad \vdots_{p}\left(v_{8}\right) \quad V_{i n} \quad \iota_{r} \quad t_{8}\right) \tag{17}
\end{equation*}
$$

Stage $10\left[t_{9}-t_{10}\right]$ : At $t_{9}, i_{p}$ decreases to 0 A , which means the current direction of $i_{p}$ would changes. The voltage on $L_{r}$ remains $-V_{i n}$, so $i_{p}$ still decreases linearly.

Stage $11\left[t_{10}-t_{11}\right]$ : At $t_{10}, i_{p}$ reaches to the negative reflected output current whose value is $-I_{o} / n$. Then $D_{r 1}$ and $D_{r 4}$ are turned off, and the input power transfers to load from $D_{r 2}$ and $D_{r 3}$.

At $t_{11}, S_{4}$ is turned off. The second half cycle $\left[t_{11}-t_{21}\right]$ starts. The following analysis is similar to the first half cycle $\left[t_{1}-t_{11}\right]$, which is not repeated here.

(b)

(d)

(f)


Fig. 2. Equivalent circuits. (a) $\left[t_{0}-t_{1}\right]$. (b) $\left[t_{1}-t_{2}\right]$. (c) $\left[t_{2}-t_{3}\right]$. (d) $\left[t_{3}-t_{4}\right]$. (e) $\left[t_{4}-t_{5}\right]$. (f) $\left[t_{5}-t_{6}\right]$. (g) $\left[t_{6}-t_{7}\right]$. (h) $\left[t_{7}-t_{8}\right]$. (i) $\left[t_{8}-t_{9}\right]$. (j) $\left[t_{9}-t_{10}\right]$. (k) $\left[t_{10}-t_{11}\right]$

## III. Characteristic and Performances

In this section, the characteristic and performances of the FBTL dc/dc converter under the proposed control strategy are analyzed in detail.

## A. Voltage Stress of Power Switches

From the above analysis, all the power switches of the FBTL converter only need to withstand half of the input voltage.

## B. Duty Cycle Loss

[ $\left.t_{5}-t_{10}\right]$ and $\left[t_{15}-t_{20}\right]$ are time intervals of duty cycle losses as shown in Fig. 1(b), in which the primary current of the transformer $i_{p}$ changes from the positive (or negative) direction to the negative (or positive) reflected output filter inductor current. The two time intervals are the same and can be given by

$$
\begin{equation*}
t_{10}-t_{5}=t_{20}-t_{15}=\frac{\alpha_{2}}{2}+\frac{2 \cdot L_{r} \cdot I_{o}}{n \cdot V_{i n}} \tag{18}
\end{equation*}
$$

According to (18), the duty cycle loss in one switching cycle namely $D_{\text {loss }}$ can be calculated by

$$
\begin{equation*}
D_{\text {lass }}=\frac{\left(t_{10}-t_{5}\right)+\left(t_{20}-t_{15}\right)}{T_{s}}=\frac{\alpha_{2}}{T_{s}}+\frac{4 \cdot L_{r} \cdot I_{o}}{n \cdot V_{i n} \cdot T_{s}} \tag{19}
\end{equation*}
$$

## C. Conditions of ZVS Achievement for Power Switches

## 1) Leading Switches

The zero-voltage switch-on of the leading switches $S_{1}, S_{4}$, $S_{5}$, and $S_{8}$ are mainly decided by the reflected current from the output filter inductance. Normally, the output filter inductance is quite large enough to let the leading switches achieve zerovoltage switch-on even at light load. For instance, in order to ensure the zero-voltage switch-on of the leading switch $S_{4}$, the energy $E_{1}$ is needed to fully discharge the parasitic capacitor $C_{4}$ and charge the intrinsic capacitor $C_{1}$. The expression of $E_{1}$ can be given by

$$
\begin{equation*}
E_{1} \geq \frac{1}{2} \cdot C_{1} \cdot\left(\frac{V_{\text {in }}}{2}\right)^{2}+\frac{1}{2} \cdot C_{4} \cdot\left(\frac{V_{\text {in }}}{2}\right)^{2}=\frac{1}{4} \cdot C_{j} \cdot V_{i n}^{2} \tag{20}
\end{equation*}
$$

## 2) Lagging Switches

Only the energy of the leakage inductance (and resonant inductance if adding in the circuit) is used for realizing the zero-voltage switch-on of lagging switches $S_{2}, S_{3}, S_{6}$, and $S_{7}$. Therefore, in order to achieve the zero-voltage switch-on, the following equation (21) should be satisfied.

$$
\begin{equation*}
\frac{1}{2} L_{r} \cdot\left(\frac{I_{o}}{n}\right)^{2} \geq \frac{1}{2} C_{j} \cdot V_{i n}^{2}+\frac{V_{i n} \cdot \alpha_{2}}{2} \cdot \sqrt{\left(\frac{I_{o}}{n}\right)^{2}-\frac{C_{j}}{2 L_{r}} \cdot V_{i n}^{2}}-\frac{V_{i n}^{2}}{8 L_{r}} \cdot \alpha_{2}^{2} \tag{21}
\end{equation*}
$$

## D. Output Characteristic

The output voltage $V_{o}$ can be calculated by

$$
\begin{align*}
V_{o} & =\frac{V_{i n}}{n} \cdot\left(1-\frac{2 \cdot \alpha_{1}}{T_{s}}-D_{\text {lass }}\right)+\frac{V_{i n}}{2 \cdot n} \cdot \frac{4 \cdot \alpha_{2}}{T_{s}}  \tag{22}\\
& =\frac{V_{i n}}{n} \cdot\left(1-\frac{2 \cdot \alpha_{1}}{T_{s}}+\frac{\alpha_{2}}{T_{s}}-\frac{4 \cdot L_{r} \cdot I_{o}}{n \cdot V_{i n} \cdot T_{s}}\right)
\end{align*}
$$

## IV. Simulation Verification

In order to verify the proposed double phase-shift control strategy, a simulation model is built in PLECS, whose parameters are listed in Appendix.

In the simulation model, $\alpha_{2}$ is set as $5 u$ s and the output voltage $V_{o}$ is controlled by adjusting $\alpha_{1}$. Fig. 3 shows the simulation results including voltages $V_{i n}, V_{a b}, V_{o}$ and currents $i_{p}$, $i_{o}$ under the proposed control strategy. Fig. 4 shows the comparison results between the control strategy in [14] and the proposed control strategy. From Fig. 4, it can be observed that the voltage change rate $d v / d t$ of $V_{a b}$ is effectively reduced by utilizing the proposed double phase-shift control strategy, which means the voltage stress on the transformer is reduced, as marked in Fig. 4(b).


Fig. 3. Simulation results under the proposed control strategy including $V_{i n}$, $V_{a b}, V_{o}, i_{p}, i_{L o}$, and $I_{o}$.


Fig. 4. Comparison results including $V_{a b}$ and $i_{p}$. (a) Under the control strategy in [14]. (b) Under the proposed control strategy.

## V. CONCLUSION ANd Future Work

In this paper, a double phase-shift control strategy is proposed for the FBTL dc/dc converter which is applied to dc distribution grids with the high dc bus voltage. By utilizing the proposed double phase-shift control strategy, the voltage change rate $d v / d t$ and voltage stress on the transformer are
effectively reduced, which means the EMI and reliability of the converter can be improved. The operation principle and performance of the FBTL dc/dc converter under the proposed control strategy are analyzed in detail. Finally, a simulation model is built and simulation results validate the effectiveness and feasibility of the proposed control strategy.

## APPENDIX

## See Table I.

TABLE I. PARAMETERS OF THE SIMULATION MODEL

| Component | Description |
| :--- | :--- |
| Turns Ratio of the Transformer $T_{r}(n: 1)$ | $4: 1$ |
| Input Capacitors $C_{1}$ and $C_{2}(u \mathrm{~F})$ | 4700 |
| Output Filter Inductor $L_{o}(u \mathrm{H})$ | 1000 |
| Output Filter Capacitor $C_{o}(u \mathrm{~F})$ | 4700 |
| Input Voltage $V_{\text {in }}(\mathrm{kV})$ | 4 |
| Output Voltage $V_{o}(\mathrm{~V})$ | 800 |
| $\alpha_{2}(u \mathrm{~s})$ | 5 |
| Output Power $(\mathrm{kW})$ | 64 |
| Switching Frequency $(\mathrm{kHz})$ | 5 |

## REFERENCES

[1] R. S. Balog, W. Weaver, and P. T. Krein, "The Load as an Energy Asset in a Distributed DC Smart Grid Architecture," IEEE Trans. Smart Grid, vol. 3, no. 1, pp. 253-260, Mar. 2012.
[2] H. Mohsenian-Rad, and A. Davoudi, "Towards Building an Optimal Demand Response Framework for DC Distribution Networks," IEEE Trans. Smart Grid, vol. 5, no. 5, pp. 2626-2634, Sep. 2014.
[3] G. F. Reed, B. M. Grainger, A. R. Sparacino, and M. Zhi-Hong, "Ship to grid: Medium-voltage DC concepts in theory and practice," IEEE Power Energy Mag., vol. 10, no. 6, pp. 70-79, Nov. 2012.
[4] S.Anand andB. G.Fernandes, "Optimal voltage level for DC microgrids," in Proc. IEEE Conf. Ind. Electron., 2010, pp. 3034-3039.
[5] D. Salomonsson, L. Soder, and A. Sannino, "An adaptive control system for a DC microgrid for data centers," IEEE Trans. Ind. Appl., vol. 44, no. 6, pp. 1910-1917, Nov./Dec. 2008.
[6] Y. Chen, M. Haj-ahmed, and M. S. Illindala, "An MVDC microgrid for a remote area mine site: Protection, operation and control," in Proc. IEEE IAS Annu. Meet., Oct. 2014, pp. 1-9.
[7] F. Canales, P. Barbosa, M. Burdio, and F. Lee, "A zero-voltage switching three-level $\mathrm{DC} / \mathrm{DC}$ converter," in Proc. 22nd Int. Telecommun. Energy Conf., 2000, pp. 512-517.
[8] F. Canales, P. Barbosa, and F. C. Lee, "A zero-voltage and zero-current switching three-level de/dc converter," IEEE Trans. Power Electron., vol. 17, no. 6, pp. 898-904, Nov. 2002
[9] I. Barbi, R. Gules, R. Redl, and N. O. Sokal, "DC/DC converter: Four switches $\mathrm{V}_{\mathrm{pk}}=\mathrm{V}_{\mathrm{in}} / 2$, capacitive turn-off snubbing, ZV turn-on," IEEE Trans. Power Electron., vol. 19, no. 4, pp. 918-927, Jul. 2004.
[10] Y. Shi, and X. Yang, "Wide range soft switching PWM three-level DCDC converters suitable for industrial applications," IEEE Trans. Power Electron., vol. 29, no. 2, pp. 603-616, Feb. 2014.
[11] W. Li, S. Zong, F. Liu, H. Yang, X. He, and B. Wu, "Secondary-side phase-shift-controlled ZVS DC/DC converter with wide voltage gain for high input voltage applications," IEEE Trans. Power Electron., vol. 28, no. 11, pp. 5128-5139, Nov. 2013.
[12] T. T. Sun, H. S. H. Chung, and A. Ioinovici, "A high-voltage DC-DC converter with Vin $/ 3$-Voltage stress on the primary switches," IEEE Trans. Power Electron., vol. 22, no. 6, pp. 2124-2137, Nov. 2007.
[13] Z. Zhang and X. Ruan, "Zero-Voltage-Switching PWM full-bridge three-level converter," in Proc. 4th Int. Power Electron. Motion Control Conf., 2004, pp. 1085-1090.
[14] Z. Thang and X. Ruan, "A novel double phase-shift control scheme for full-bridge three-level converter," in Proc. 20th Annu. IEEE Appl. Power Electron. Conf. Expos., Mar., 2005, pp. 1240-1245.
[15] F. Deng and Z. Chen, "Control of improved full-bridge three-level $\mathrm{DC} / \mathrm{DC}$ converter for wind turbines in a DC grid," IEEE Trans. Power Electron., vol. 28, no. 1, pp. 314-324, Jan. 2013

