Loading [a11y]/accessibility-menu.js
A 10-bit 150-MS/s, parallel pipeline A/D converter in 0.6-/spl mu/m CMOS | IEEE Conference Publication | IEEE Xplore

A 10-bit 150-MS/s, parallel pipeline A/D converter in 0.6-/spl mu/m CMOS


Abstract:

This paper describes a 10-bit 150 MS/s CMOS parallel pipeline ADC. The converter includes four parallel interleaved pipeline A/D converters with analog background calibra...Show More

Abstract:

This paper describes a 10-bit 150 MS/s CMOS parallel pipeline ADC. The converter includes four parallel interleaved pipeline A/D converters with analog background calibration using adaptive signal processing, an extra channel, and mixed signal integrators that match the offsets and gains of time-interleaved ADC channels. With monolithic analog background calibration, the SNDR in all corner cases (SS, SF, FS, FF, and TT) and temperature between -40/spl deg/C to 85/spl deg/C is better than 57 dB. The power consumption is 1200 mW at a 3.0 V supply voltage. This work is achieved in a 0.6 /spl mu/m CMOS process.
Date of Conference: 26-29 May 2002
Date Added to IEEE Xplore: 07 August 2002
Print ISBN:0-7803-7448-7
Conference Location: Phoenix-Scottsdale, AZ, USA

Contact IEEE to Subscribe

References

References is not available for this document.