Abstract:
A new phase-locked loop (PLL) architecture is presented. This PLL has a mechanism that continuously autocalibrates its operating frequency with respect to a reference clo...Show MoreMetadata
Abstract:
A new phase-locked loop (PLL) architecture is presented. This PLL has a mechanism that continuously autocalibrates its operating frequency with respect to a reference clock frequency. One advantage of using auto-calibration is that a wide operating frequency range can be covered, while maintaining a relatively low VCO conversion gain, K/sub VCO/. The direct impact of a low conversion gain VCO is a low phase noise sensitivity of the whole system.
Published in: 2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat. No.02CH37353)
Date of Conference: 26-29 May 2002
Date Added to IEEE Xplore: 07 August 2002
Print ISBN:0-7803-7448-7