Abstract:
This paper presents an FPGA implementation of an OFDM time synchronization scheme for dispersive channels. The synchronization algorithm, adapted from the scheme in (D. L...Show MoreMetadata
Abstract:
This paper presents an FPGA implementation of an OFDM time synchronization scheme for dispersive channels. The synchronization algorithm, adapted from the scheme in (D. Landstrom et al, 6/sup th/ Int'l Symp. on Sigpro. and its App., vol.2, p.603-606, 2001), is an unbiased maximum likelihood (ML) estimator. The original estimator structure, however, is far too complex for either DSP or hardware implementation. In this paper, we simplify the synchronization algorithm and propose an efficient architecture design using only moderate circuit complexity without causing performance degradation. The design is then implemented in an Altera EP20K200 FPGA and consumes approximately 140 K logic gates and 62 Kbits on-chip memory. The design can operate up to 28.47 MHz, which means the synchronization can sustain a sample rate up to 28.47 Msamples/s.
Date of Conference: 25-28 May 2003
Date Added to IEEE Xplore: 25 June 2003
Print ISBN:0-7803-7761-3