Loading [MathJax]/extensions/TeX/euler_ieee.js
A high data-reuse architecture with double-slice processing for full-search block-matching algorithm | IEEE Conference Publication | IEEE Xplore

A high data-reuse architecture with double-slice processing for full-search block-matching algorithm

Publisher: IEEE

Abstract:

In this paper, a high data-reuse architecture with double-slice processing for full-search block-matching algorithm is described. Based on double one-dimensional (1-D) pr...View more

Abstract:

In this paper, a high data-reuse architecture with double-slice processing for full-search block-matching algorithm is described. Based on double one-dimensional (1-D) processing element (PE) arrays and triple data interlacing shift-register arrays, the proposed architecture can efficiently reuse data not only in the overlapped region of the adjacent candidate block at the same slice but also in the overlapped region of the vertically adjacent candidate block slices to decrease external memory access and to save the pin counts. It also achieves 100% hardware utilization and high throughput with low memory bandwidth and complicated control overhead.
Date of Conference: 25-28 May 2003
Date Added to IEEE Xplore: 25 June 2003
Print ISBN:0-7803-7761-3
Publisher: IEEE
Conference Location: Bangkok, Thailand

References

References is not available for this document.