Loading [MathJax]/extensions/MathMenu.js
A triple port RAM based low power commutator architecture for a pipelined FFT processor | IEEE Conference Publication | IEEE Xplore

A triple port RAM based low power commutator architecture for a pipelined FFT processor


Abstract:

This paper proposes a low power commutator architecture based on triple port RAMs rather than dual port RAMs or conventional FIFO for the radix-4 pipelined FFT processor ...Show More

Abstract:

This paper proposes a low power commutator architecture based on triple port RAMs rather than dual port RAMs or conventional FIFO for the radix-4 pipelined FFT processor implementation. The triple port RAM based commutator consumes less power than the other two for the first and second stages of a 64-point radix-4 pipelined FFT processor. This commutator is attractive for shorter FFTs but can also be used in the last stages of longer FFTs. Up to 29% and 9% power savings is achieved for the 8-12 bit data range in the second and first stages of a 64-point FFT processor respectively.
Date of Conference: 25-28 May 2003
Date Added to IEEE Xplore: 20 June 2003
Print ISBN:0-7803-7761-3
Conference Location: Bangkok, Thailand

Contact IEEE to Subscribe

References

References is not available for this document.