Loading [a11y]/accessibility-menu.js
A Gain-Enhancing Technique for Very Low-Voltage Amplifiers | IEEE Conference Publication | IEEE Xplore

A Gain-Enhancing Technique for Very Low-Voltage Amplifiers


Abstract:

In this paper we present a gain enhancement technique for very low-voltage deep sub-micron amplifiers based on the use of a CCII-based negative impedance converter. Relax...Show More

Abstract:

In this paper we present a gain enhancement technique for very low-voltage deep sub-micron amplifiers based on the use of a CCII-based negative impedance converter. Relaxed specifications on the current conveyor allow an easy implementation of this technique in a sub-1 V environment, where common topologies such as the cascode and the differential pair cannot be used. An example implementation in a 65-nm CMOS technology, using ±0.35 V supply voltage and a simple 6-transistor CCII topology, shows a 15.5-dB gain enhancement with a good robustness against process variations.
Date of Conference: 18-21 May 2008
Date Added to IEEE Xplore: 13 June 2008
ISBN Information:

ISSN Information:

Conference Location: Seattle, WA, USA

Contact IEEE to Subscribe

References

References is not available for this document.