Design and Fabrication of Ink-Jet Printed Logic Gates using SWCNT-FET for Flexible Circuit Applications | IEEE Conference Publication | IEEE Xplore

Design and Fabrication of Ink-Jet Printed Logic Gates using SWCNT-FET for Flexible Circuit Applications


Abstract:

This paper reports the fabrication of flexible thin inkjet printed logic gates using single-walled carbon nanotube field effect transistors (SWCNT-FET). PMOS transistors ...Show More

Abstract:

This paper reports the fabrication of flexible thin inkjet printed logic gates using single-walled carbon nanotube field effect transistors (SWCNT-FET). PMOS transistors were made with SWCNT and optimized for better performance in the logic gates. Fabrication of gated on flexible substrate was reported and design concerns were studied as a crucial factor in the optimization of PMOS gate logics. The circuits included Inverters, AND logic, and OR logic. The logic gate performance was compatible to the circuit simulation observed by transistor models. Propagation delay of the gates was low enough to perform up to 10 kHz of clock rate in the circuits. These new logic gates have applications in biomedical interfacing and wearable electronics.
Date of Conference: 26-29 May 2019
Date Added to IEEE Xplore: 01 May 2019
Print ISBN:978-1-7281-0397-6
Print ISSN: 2158-1525
Conference Location: Sapporo, Japan

Contact IEEE to Subscribe

References

References is not available for this document.