Abstract:
This paper proposes a pipeline ADC consisting of a first stage SAR ADC and a second stage Flash ADC. This ADC has a 10-bit resolution at 0.9 V power supply voltage and op...Show MoreMetadata
Abstract:
This paper proposes a pipeline ADC consisting of a first stage SAR ADC and a second stage Flash ADC. This ADC has a 10-bit resolution at 0.9 V power supply voltage and operates at 400 MS/s. The first stage SAR ADC is 6bit resolution, operates in an asynchronous type, and calibrates the offset of the internal comparator before normal operation of the ADC. The second stage Flash ADC outputs 5 bit digital outputs, and a sub-ranging scheme is used to reduce the number of pre-amplifier required. This prototype ADC is manufactured using 28nm CMOS process and consumes 4.55mW power at 400MS/s operation at 0.9V supply voltage, and the chip area is 0.011mm2. The SNDR of 50.5 dB at input frequency 1 MHz, the SNDR of 45.2 dB at 100 MHz input was obtained.
Date of Conference: 22-28 May 2021
Date Added to IEEE Xplore: 27 April 2021
Print ISBN:978-1-7281-9201-7
Print ISSN: 2158-1525