# Tradeoff Between Delay and High SNR Capacity in Quantized MIMO Systems

Abbas Khalili<sup>1</sup>, Farhad Shirani<sup>1</sup>, Elza Erkip<sup>1</sup>, Yonina C. Eldar<sup>2</sup>

<sup>1</sup>Dept. of Electrical and Computer Engineering, New York University, NY.

<sup>2</sup> Dept. of Electrical Engineering, Technion Institute of Technology, Israel

#### Abstract

Analog-to-digital converters (ADCs) are a major contributor to the power consumption of multipleinput multiple-output (MIMO) communication systems with large number of antennas. Use of low resolution ADCs has been proposed as a means to decrease power consumption in MIMO receivers. However, reducing the ADC resolution leads to performance loss in terms of achievable transmission rates. In order to mitigate the rate-loss, the receiver can perform analog processing of the received signals before quantization. Prior works consider one-shot analog processing where at each channel-use, analog linear combinations of the received signals are fed to a set of one-bit threshold ADCs. In this paper, a receiver architecture is proposed which uses a sequence of delay elements to allow for blockwise linear combining of the received analog signals. In the high signal to noise ratio regime, it is shown that the proposed architecture achieves the maximum achievable transmission rate given a fixed number of one-bit ADCs. Furthermore, a tradeoff between transmission rate and the number of delay elements is identified which quantifies the increase in maximum achievable rate as the number of delay elements is increased.

#### I. INTRODUCTION

One of the most significant challenges in the development of 5G cellular communication technologies is energy consumption. The use of large antenna arrays leads to energy demands which are inconsistent with the limited power budget available in mobile devices and small-cell access points [1]. Analog to digital converters (ADCs) are a major contributor to the power consumption in multiple-input multiple-output (MIMO) receivers. In conventional MIMO systems with digital beamforming, it is assumed that

This work is supported by NYU WIRELESS Industrial Affiliates and National Science Foundation grant SpecEES-1824434.

1

2

each receiver antenna is connected to a high resolution ADC [2]. In standard ADC design, the power consumption is proportional to the number of quantization bins and hence grows exponentially in the number of output bits [3], [4]. One method which has been proposed to address high power consumption in MIMO systems with large number of antennas is to use low resolution ADCs (e.g. one-bit threshold ADCs) at each receiver antenna [5]–[12]. Reducing the ADC resolution decreases power consumption, however, it also results in lower transmission rates. This suggests a tradeoff between transmission rate and power consumption which is controlled by the number and resolution of the ADCs at the receiver.

In classical information theory, it is well-known that in order to achieve optimal transmission rates, communication must be performed over asymptotically large blocks of data [13]. More precisely, an optimal decoder performs a possibly non-linear operation on an asymptotically large block of channel outputs. In MIMO systems using high resolution ADCs, the discretization loss is negligible due to the fine quantization grid. Simultaneous blockwise decoding is made possible by storing the digital output and performing the decoding operation over large blocklengths in the digital domain. However, when low resolution ADCs are used, discretizing the individual channel outputs prior to blockwise decoding leads to loss of information and suboptimal performance [6]. In particular, restricting to one-bit ADCs leads to large quantization noise, and a significant reduction in achievable rates [8], [10].

Rate-loss due to low resolution quantization can be attributed to two constituents which we call *intrinsic* and *extrinsic* rate-loss. To elaborate, consider the MIMO communication system shown in Fig. 1. Assume that the receiver is equipped with  $n_q$  one-bit threshold ADCs. An upper-bound on the channel capacity is given by min $(n_q, C)$  bits per channel use, where *C* is the capacity of the MIMO channel when using ADCs with very high resolution. In other words, due to the restriction on the number of ADCs, the channel capacity is decreased by at least  $C - \min(n_q, C)$  bits per channel-use. This *intrinsic* rate-loss cannot be reduced by improving the receiver architecture design without the use of additional one-bit ADCs. Considering the receiver architecture in Fig. 1(b), in practice only a limited set of analog operations illustrated as  $f_a(\cdot)$  in the figure may be implemented. Prior works have studied the use of one-shot analog linear combiners and threshold ADCs [8]–[12]. It has been shown that the maximum rate achievable using the architecture in Fig. 1 is less than min $(n_q, C)$  due to practical limitations in analog processing [8]. More precisely, the communication system suffers an additional *extrinsic* rate-loss of min $(n_q, C) - R^*$  bits per channel-use, where  $R^*$  is the maximum achievable rate when these practical limitations are taken into account. In theory, the extrinsic rate-loss may be reduced by improving the receiver architecture design.

In this work, we consider communication over MIMO channels where one-bit threshold ADCs are



Fig. 1. The top figure shows a MIMO channel with  $n_t$  transmit antennas and  $n_r$  receive antennas. The bottom figure is the receiver architecture consisting of analog processing module  $f_a(\cdot)$ ,  $n_q$  one-bit ADCs  $Q^{n_q}(\cdot)$ , and a digital processing module  $f_d(\cdot)$ . The function  $f_a(\cdot)$  may have causal memory.

used at the receiver. We propose a blockwise analog processing module in which delay elements are used to reduce the extrinsic rate-loss due to one-bit ADCs. We show that for a large class of MIMO channels, in the high signal to noise ratio (SNR) regime, the proposed architecture completely eliminates the extrinsic rate-loss and achieves the maximum transmission rate among all receiver architectures with a fixed number of one-bit ADCs. We show the existence of a fundamental tradeoff between the number of delay elements and the maximum achievable rate for the proposed architecture. In addition, we show that given a fixed number of one-bit ADCs and delay elements, non-zero thresholds are necessary to achieve optimal transmission rates; whereas, using asymptotically large numbers of delay elements leads to optimal rates without requiring non-zero thresholds.

In the receiver architecture proposed in this paper, the ADC thresholds are chosen according to the channel gain matrix and are assumed to be fixed throughout the transmission block. In a companion paper [14], we propose a class of adaptive threshold receiver architecture, where the quantization thresholds at each channel-use are dependent on the channel outputs in the previous channel-uses. The fixed threshold architecture in this paper is simpler to implement. However, the adaptive threshold architecture in [14] is more amiable to analysis for point-to-point (PtP) communication in the low SNR regime and multiterminal communications.

The rest of the paper is organized as follows. Section II describes the system model. Section III includes the proposed receiver architecture along with an analysis of the resulting achievable rate region. Section IV concludes the paper.

*Notation:* the random variable  $\mathbb{1}_{\mathcal{E}}$  is the indicator function of the event  $\mathcal{E}$ . The set of numbers  $\{1, 2, \dots, n\}, n \in \mathbb{N}$  is represented by [n]. For a given  $n \in \mathbb{N}$ , the *n*-length vector  $(x_1, x_2, \dots, x_n)$  is written as  $x^n$ . The subvector  $(x_k, x_{k+1}, \dots, x_n)$  is denoted by  $x_k^n$ . We write  $||x^n||_2$  to denote the  $L_2$ -norm of  $x^n$ . An  $n \times m$  matrix is written as  $h^{n \times m} = [h_{i,j}]_{i,j \in [n] \times [m]}$ , and  $[h^{n \times m}]^{\dagger}$  is the transpose of  $h^{n \times m}$ . Let  $h_{(i)}^{n_i}, i \in [m]$  be a sequence of column vectors; the notation  $[h_{(1)}^n, h_{(2)}^n, \dots, h_{(m)}^n]^{\dagger}$  represents the column vector of length mn consisting of the concatenation of the original vectors. The  $n \times n$  identity matrix is shown by  $I_n$ . We write  $a^{n \times m} \otimes b^{n' \times m'}$  to denote the Kronecker product of matrices. The value of i modulo k is represented by  $mod_k(i), i, k \in \mathbb{N}$ . The binary entropy function is  $h_b(x) = -x \log x - (1-x)\log(1-x)$ .

#### II. SYSTEM MODEL AND PRELIMINARIES

### A. System Model

We consider a PtP communication system characterized by the triple  $(n_t, n_r, h^{n_r \times n_t})$ , where  $n_t$  is the number of transmitter antennas,  $n_r$  is the number of receiver antennas, and  $h^{n_r \times n_t}$  is the channel gain matrix. The matrix  $h^{n_r \times n_t}$  is assumed to be fixed over the transmission block, and known at the transmitter and receiver. The channel input and output vector pair  $(X^{n_t}, Y^{n_r})$  is related through

$$Y^{n_r} = h^{n_r \times n_t} X^{n_t} + N^{n_r}, (1)$$

where  $N^{n_r}$  is a vector of independent and identically distributed Gaussian variables with unit variance and zero mean, and the channel input has average power constraint *P*. It is assumed that  $n_q$  one-bit threshold ADCs are available at the receiver. The receiver uses the architecture shown in Fig. 1(b) which consists of an analog signal processing step prior to quantization and a digital signal processing step afterwards. The channel output is processed in the analog domain and the resulting vector is input to the ADCs. The output of the ADCs is processed in the digital domain to reconstruct the message. In its most general form, the analog processor may have causal memory. More precisely, the output of  $f_a(\cdot)$  at time *i*, may depend on the matrix of received channel outputs  $Y^{i \times n_r}$ , where the *j*th row of  $Y^{i \times n_r}$  is the channel output at time *j*, *j*  $\leq i$ . Let  $n \in \mathbb{N}$  be the length of the transmission block and define  $\mathcal{G}_a = \{f_a : \mathbb{R}^{n \times n_r} \to \mathbb{R}^{nn_q}\}$ as the space of all functions with causal memory. Due to practical considerations, only a subset of the functions in  $\mathcal{G}_a$  are implementable. We denote the space of implementable functions by  $\mathcal{F}_a$ . The set of implementable functions  $\mathcal{F}_a$  which are considered in this paper will be discussed in Section III. The communication problem is formalized below.

**Definition 1** (QMIMO). A PtP MIMO system with one-bit ADCs (QMIMO) is characterized by the tuple  $(n_t, n_r, h^{n_r \times n_t}, n_q, \mathcal{F}_a)$ , where  $n_q$  is the number of one-bit ADCs, and  $\mathcal{F}_a \subseteq \mathcal{G}_a$ .

Let  $n, \Theta \in \mathbb{N}$  be a pair of natural numbers,  $f_a \in \mathcal{F}_a$  an implementable analog function and  $t^{nn_q} \in \mathbb{R}^{nn_q}$ a vector of quantization thresholds, where  $t_{in_q-n_q+1}^{in_q}$ ,  $i \in [n]$  is the threshold vector in the ith channel use. An  $(n, \Theta, f_a, t^{nn_q})$ -transmission system consists of a pair of encoding and decoding functions (e, d)where  $X^{n \times n_t} = e(M)$  is the channel input over n channel uses and  $\widehat{M} = d(Y^{n \times n_r}) = f_d(Q^{nn_q}(f_a(Y^{n \times n_r}) + t^{nn_q}))$  is the message reconstruction,  $f_d : \{0, 1\}^{nn_q} \to [\Theta]$  is a vector of Boolean functions,  $Q^{nn_q}(x^{nn_q}) = (\mathbb{1}_{\{x_1 \ge 0\}}, \mathbb{1}_{\{x_2 \ge 0\}}, \cdots, \mathbb{1}_{\{x_{nn_q} \ge 0\}}), x^{nn_q} \in \mathbb{R}^{nn_q}$  is a sequence of one-bit ADCs. Achievability is defined in the standard Shannon sense. The capacity maximized over all implementable analog functions is denoted by  $C_Q(h^{n_r \times n_t}, n_q, \mathcal{F}_a)$ .

In [8], a receiver architecture is considered where the analog processing module consists of linear combiners along with non-zero threshold ADCs. The architecture is shown in Fig. 2. The linear combiner matrix  $v^{n_q \times n_r}$  is applied to the received signals at each channel-use. This receiver architecture does not allow for temporal processing of the received signals in the analog domain. More precisely, the set  $\mathcal{F}_a$  considered in [8] consists of all memoryless and linear analog processors:

$$\mathcal{F}_a = \{ f_a | f_a(Y^{n \times n_r}) = (v^{n_q \times n_r} \otimes I_n) \widetilde{Y}^{nn_r} \},\$$

where  $\widetilde{Y}_{kn+1}^{(k+1)n}$ ,  $k \in \{0, 1, \dots, n_r - 1\}$  is equal to the *k*th row of  $Y^{n \times n_r}$ . We call this receiver architecture, *one-shot*. The channel capacity using this one-shot architecture maximized over all input distributions, threshold vectors, and linear combining matrices is denoted by  $C_{OS}(h^{n_r \times n_r}, n_q)$ .

It is known that one-shot processing of the analog signals leads to a significant extrinsic rate-loss [8], [10]. In fact, the one-shot capacity is shown to grow at most logarithmically in the number of one-bit ADCs. Consequently, in the high SNR regime, the extrinsic rate-loss due to the application of one-shot receiver architectures is at least<sup>1</sup>  $n_q - O(\log n_q)$  and becomes arbitrarily large as the number of ADCs is increased.

In Section III, we introduce blockwise analog processing architectures which use delay elements to allow for temporal processing of the analog signals before quantization. We show in Theorem 1 that this allows us to completely eliminate the extrinsic rate-loss in a large class of MIMO systems in the high SNR regime including MIMO systems where the number of one-bit ADCs is at least twice the number of transmitter antennas and receiver antennas. To analyze the performance of the proposed architecture, we utilize a geometric interpretation introduced in [8], [10]. The geometric interpretation is especially helpful in analyzing the set of achievable rates in the high SNR regime.

<sup>1</sup>We write f(x) = O(g(x)) if  $\lim_{x\to\infty} \frac{f(x)}{g(x)} < \infty$ .

The geometric interpretation and combinatorial background is briefly described in the next subsection.

# B. Combinatorial Background

Loosely speaking, as the SNR is increased, the effect of noise in Equation (1) becomes negligible and the channel output is almost equal to  $h^{n_r \times n_t} X^{n_t}$ . In fact, in the absence of noise, the channel output space is  $Im(h^{n_r \times n_t})$  the image of the channel gain matrix  $h^{n_r \times n_t}$ . In the following, we describe the relation between partitions of the subspace  $Im(h^{n_r \times n_t})$  and the maximum transmission rate when one-shot receiver architectures are used.

Consider the one-shot architecture described in Fig. 2. For a given channel output vector  $y^{n_r}$ , let  $j_i = Q(w_i), i \in [n_q]$ , where  $w^{n_q} = v^{n_q \times n_r} y^{n_r} + t^{n_q}$  is the input vector to the one-bit ADCs. The binary vector  $j^{n_q}$  is the vector of ADC outputs. The set of all channel output vectors  $y^{n_r}$  which result in the ADC output vector  $j^{n_q}$  is

$$\mathcal{B}_{j_1, j_2, \cdots, j_{n_q}} = \{ y^{n_r} \in Im(h^{n_r \times n_t}) | Q(w_i) = j_i, i \in [n_q] \}.$$

For a given pair  $(t^{n_q}, v^{n_q \times n_r})$ , the collection of sets  $B(t^{n_q}, v^{n_q \times n_r}) = \{\mathcal{B}_{j_1, j_2, \dots, j_{n_q}} | j_i \in \{0, 1\}, i \in [n_q]\}$ , is a partition of  $Im(h^{n_r \times n_l})$ . The number of non-empty partition elements corresponds to the number of messages which can be transmitted reliably as the SNR is taken to be asymptotically large. Note that for some binary vectors  $j^{n_q}$ , the set  $\mathcal{B}_{j_1, j_2, \dots, j_{n_q}}$  may be empty. For instance, let  $n_t = n_r = 1$ ,  $n_q = 2$ ,  $h^{n_r \times n_l} = 1$ ,  $v^{n_q \times n_t} = \begin{bmatrix} 1 \\ 1 \end{bmatrix}$ , and  $t^{n_q} = \begin{bmatrix} 0 \\ 0 \end{bmatrix}$ . Then  $\mathcal{B}_{0,1} = \{y | Q(y) = 0, Q(y) = 1\} = \emptyset$ , similarly,  $\mathcal{B}_{1,0} = \emptyset$ . As a result, the number of partition elements may be less than  $2^{n_q}$ . In order to increase the transmission rate, it is desirable to choose  $(t^{n_q}, v^{n_q \times n_r})$  such that the number of non-empty partition elements is maximized.

We use the following proposition throughout the paper.

**Proposition 1.** ([15]) The maximum number of non-empty partition elements is given by

$$\max_{n_{q}, v^{n_{q} \times n_{r}}} |\mathsf{B}(t^{n_{q}}, v^{n_{q} \times n_{r}}) - \{\emptyset\}| = \sum_{i=0}^{rank(h^{n_{r} \times n_{t}})} \binom{n_{q}}{i}.$$
(2)

Additionally, if the threshold vector is taken to be the all-zero vector, then:

$$\max_{v^{n_q \times n_r}} |\mathsf{B}(0^{n_q}, v^{n_q \times n_r}) - \{\emptyset\}| = 2 \sum_{i=0}^{rank(h^{n_r \times n_t}) - 1} \binom{n_q - 1}{i}.$$
(3)

The maximum number of non-empty partition regions grows exponentially in  $n_q$  since  $\log \binom{n}{k} = nh_b(\frac{k}{n}) + O(\log n)$  as shown in Proposition 2.



Fig. 2. A one-shot receiver architecture, where the linear combiner is characterized by the matrix  $v^{n_r \times n_q}$ , and the ADC thresholds are  $t^{n_q} = (t_1, t_2, \dots, t_{n_q})$ .

### **III.** BLOCKWISE RECEIVER ARCHITECTURES

We propose *blockwise* receiver architectures in which delay elements are used to perform blockwise temporal processing of the received signals before quantization. Communication is performed in  $n = \ell b$ channel-uses, where n,  $\ell$  and b are called the *blocklength*, *inner blocklength*, and *outer blocklength*, respectively. The blockwise receiver architecture uses a delay network consisting of  $2\ell$  delay elements as shown in Fig. 3, where each delay element  $D_{n_r}(\cdot)$  takes the vector of received signals at the *i*th channel-use  $Y^{n_r}(i)$  and outputs  $Y^{n_r}(i-1)$ . In other words,  $D_{n_r}(\cdot)$  delays the received analog vector by one channel-use. The stored analog signals are combined using the linear combining matrix  $v^{\ell n_q \times \ell n_r}$  over  $\ell$  channel-uses.

To clarify the linear combination process, let us describe the first  $3\ell$  channel-uses. In the first  $\ell$  channel-uses the received signals  $Y^{n_r}(i), i \in [\ell]$  are stored in the delay network. In the next  $\ell$  channel-uses, the second batch of received signals  $Y^{n_r}(i), \ell + 1 \le i \le 2\ell$  are stored in the delay network while the linear combiner operates on the previously stored signals  $Y^{n_r}(i), i \in [\ell]$ . More precisely, for the *i*th channel-use where  $\ell + 1 \le i \le 2\ell$ , the linear combiner outputs  $\overline{Y}^{(i-\ell)n_q}_{(i-\ell-1)n_q+1}$ , where  $\overline{Y}^{\ell n_q} = v^{\ell n_q \times \ell n_r} \widetilde{Y}^{\ell n_r}$ , and

$$\widetilde{Y}^{\ell n_r} = (Y^{n_r}(1), Y^{n_r}(2), \cdots, Y^{n_r}(\ell-1), Y^{n_r}(\ell))$$

In the third  $\ell$  channel-uses, the third batch of received signals  $Y^{n_r}(i), 2\ell + 1 \le i \le 3\ell$  are stored in the delay network while the linear combiner operates on the previously stored signals  $Y^{n_r}(i), i \in [\ell]$ . This process continues for *b* blocks of length  $\ell$  until the *n*th channel-use, where *n* is the blocklength. The output of the linear combiner is given to the  $n_q$  one-bit threshold ADCs. The threshold vector used in the one-bit ADCs changes periodically with a period of  $\ell$  channel-uses. More precisely, let  $t^{\ell n_q} \in \mathbb{R}^{\ell n_q}$  and define  $\tilde{t}^{n_q}(k) = t_{kn_q-n_q+1}^{kn_q}, k \in [\ell]$ . For the  $\ell$  first channel-uses, the threshold vector  $\tilde{t}^{n_q}(i - \ell)$  is used in the *i*th channel-use.



Fig. 3. Delay network in the *i*th channel-use where  $\widetilde{Y}_{(i-2\ell)n_r+1}^{in_r} = (Y^{n_r}(i-2\ell+1), Y^{n_r}(i-2\ell+2), \cdots, Y^{n_r}(i-1), Y^{n_r}(i))$  and  $i \ge 2\ell$ .

Generally, for  $i \in [n]$ , let  $k = mod_{\ell}(i)$ , the vector  $t^{n_q}(k)$  is used as the threshold vector for the one-bit ADCs at the *i*th channel-use.

We call the resulting communication system a D-QMIMO system, where D refers to delay. The set of implementable analog functions for this architecture is:

$$\mathcal{F}_a^{\ell} = \{ f_a | f_a(Y^{n \times n_r}) = (v^{\ell n_q \times \ell n_r} \otimes I_b) \widetilde{Y}^{n n_r}, b \in \mathbb{N} \},\$$

where

$$\widetilde{Y}_{(j-2\ell)n_r+1}^{jn_r} = (Y^{n_r}(j-2\ell+1), Y^{n_r}(j-2\ell+2), \cdots, Y^{n_r}(j-1), Y^{n_r}(j)),$$

where  $2\ell \leq j \leq n$ . The channel capacity optimized over all analog combining matrices, and threshold vectors is denoted by  $C_{\ell}(h^{n_r \times n_t}, n_q)$  for a given delay  $\ell$ .

Note that D-QMIMO systems are a special class of QMIMO systems where the analog processing is restricted to linear operations. Furthermore, the one-shot setup described in Fig. 2 is a special case of D-QMIMO where the length of each inner-block is equal to one (i.e.  $\ell = 1$ ). As a result,

$$C_{OS}(h^{n_r \times n_t}, n_q) = C_1(h^{n_r \times n_t}, n_q) \le C_\ell(h^{n_r \times n_t}, n_q)$$

where  $\ell \geq 2$ .

We derive the bounds provided in Theorem 1 below on the performance of the following proposed coding strategy. Consider a D-QMIMO communication system where  $(t^{\ell n_q}, v^{\ell n_q \times \ell n_r})$  are taken so that the partition  $B(t^{\ell n_q}, v^{\ell n_q \times \ell n_r})$  has the maximum number of non-empty elements as described in Proposition 1. In other words,  $(t^{\ell n_q}, v^{\ell n_q \times \ell n_r})$  are chosen such that the number of non-empty partitions is equal to  $\sum_{i=0}^{\ell rank(h^{n_r \times n_l})} {\ell n_q \choose i}$ . We use the fact that  $\log {n \choose k} = nh_b(\frac{k}{n}) + O(\log n)$  as shown in Proposition 2 and perform

a second order analysis of the number of non-empty partition elements as the number of delay elements  $\ell$  is increased asymptotically to characterize the set of achievable rates for high SNRs. We make use of the following proposition.

**Proposition 2.** Let  $n \in \mathbb{N}$  and  $\lambda \in (0, 1)$  such that

$$\frac{1}{2}\left(1-\sqrt{1-\frac{1}{3n}}\right) < \lambda < \frac{1}{2}\left(1+\sqrt{1-\frac{4}{12n+1}}\right),\tag{4}$$

Then, the following equality holds:

$$\log\binom{n}{\lambda n} = nh_b(\lambda) - \frac{1}{2}\log n - \frac{1}{2}\log 2\pi\lambda(1-\lambda) + O\left(\frac{1}{n}\right).$$
(5)

Particularly, for asymptotically large n, Equation (5) holds for any fixed  $\lambda \in (0, 1)$ . Furthermore, for  $\lambda \in (0, \frac{1}{2})$ , we have<sup>2</sup>

$$\log \sum_{i=0}^{\lambda n} \binom{n}{i} = nh_b(\lambda) - \frac{1}{2}\log n - \frac{1}{2}\log \frac{2\pi\lambda(1-2\lambda)^2}{1-\lambda} + o(1).$$
(6)

The proof is provided in the Appendix.

**Theorem 1.** For the D-QMIMO communication system with  $n_q$  one-bit ADCs, the capacity  $C_\ell$  satisfies the following

$$\begin{split} n_q h_b(\alpha) &- \frac{1}{2\ell} \log \ell - \frac{\mathbbm{1}_{\{\alpha \neq \frac{1}{2}\}}}{2\ell} \log \frac{2\pi n_q \alpha (1-2\alpha)^2}{1-\alpha} + o\left(\frac{1}{\ell}\right) \leq C_\ell \\ &\leq n_q h_b(\beta) - \frac{1}{2\ell} \log \ell - \frac{\mathbbm{1}_{\{\beta \neq \frac{1}{2}\}}}{2\ell} \log \frac{2\pi n_q \beta (1-2\beta)^2}{1-\beta} + o\left(\frac{1}{\ell}\right), \\ as \text{ SNR} \rightarrow \infty, \text{ where } \alpha = \min\{\frac{\operatorname{rank}(h^{n_r \times n_l})}{n_q}, \frac{1}{2}\}, \ \beta = \min\{\frac{n_r}{n_q}, \frac{1}{2}\}. \ Particularly, \ if \ rank(h^{n_r \times n_l}) = n_r, \ then \ n_r = n_r, \ n_r = n_r = n_r, \ n_r = n_r = n_r, \ n_r = n_r$$

$$C_{\ell} \to n_q h_b(\beta) \text{ as } \ell \to \infty.$$

The proof is provided in the Appendix, where a general coding strategy for arbitrary SNRs is presented. The resulting rate is analyzed in the high SNR regime.

The following observations follow from Theorem 1:

I) The capacity approaches  $n_q$  as  $\ell \to \infty$  if  $n_q \leq 2rank(h^{n_r \times n_t})$ . Consequently, the extrinsic rate-loss is completely eliminated. This is in contrast with prior works (e.g. [8], [10]), where the high SNR capacity grows logarithmically in  $n_q$ .

II) The maximum achievable rate due to using non-zero threshold ADCs is  $\frac{1}{\ell} \log \sum_{i=0}^{\ell rank(h^{n_r \times n_l})} {\binom{\ell n_q}{i}}$ , whereas

<sup>2</sup>We write 
$$f(x) = o(g(x))$$
 if  $\lim_{x\to\infty} \frac{f(x)}{g(x)} = 0$ .



Fig. 4. The figure shows the maximum achievable high SNR rate when the number of delay elements  $\ell$  is taken to be asymptotically large for the MIMO system with  $n_r = 10$  and  $n_t \in \{2, 4, 6, 8\}$ . The red full line is the  $R = n_q$  line which is achievable if  $n_t, n_r$  are asymptotically large. The channel is assumed to be full-rank.

when zero threshold ADCs are used, the maximum rate is  $\frac{1}{\ell} \log \sum_{i=0}^{\ell rank(h^{n_r \times n_t})-1} 2\binom{\ell n_q-1}{i}$ . The two values converge to each other as  $\ell \to \infty$ . This shows that when long delays  $\ell$  can be tolerated, zero threshold ADCs can be used in scenarios where non-zero thresholds are costly to implement without any loss in transmission rate.

**III**) For a fixed number of transmitters  $n_t$  and receivers  $n_r$ , as the number of one-bit ADCs  $n_q$  is increased, the maximum achievable rate increases linearly when  $n_q \leq 2rank(h^{n_r \times n_t})$  since  $h_b(\alpha) = h_b(\frac{1}{2}) = 1$ . The maximum achievable rate increases logarithmically when  $n_q \gg 2rank(h^{n_r \times n_t})$  since

$$n_q h_b \left( \frac{rank(h^{n_r \times n_l})}{n_q} \right) = rank(h^{n_r \times n_l})(\log n_q - O(\log n_q)).$$

This is shown in Fig. 4, where for a MIMO system with  $n_r = 10$ , the achievable rate in Theorem 1 is plotted as a function of  $n_q$  for  $n_t \in \{2, 4, 6, 8\}$  as the number of delay elements is taken to be asymptotically large.

#### IV. CONCLUSION

We have considered point-to-point communication over MIMO systems when a limited number of onebit ADCs are available at the receiver. We have proposed a receiver architecture which uses a sequence of delay elements to allow for blockwise linear combining of the received analog signals. In the high SNR regime, given a fixed number of one-bit ADCs, we have shown that the proposed architecture achieves the maximum transmission rate among all receiver architectures. Furthermore, we have characterized a tradeoff between transmission rate and the number of delay elements which quantifies the increase in maximum achievable rate as the number of delay elements is increased. In a companion paper [14] we propose a class of adaptive threshold architectures analyze their performance in PtP communications in the low SNR regime and broadcast channel communications.

## References

- S. Rangan, T. S. Rappaport, and E. Erkip, "Millimeter-wave cellular wireless networks: Potentials and challenges," *Proceedings of the IEEE*, vol. 102, no. 3, pp. 366–385, 2014.
- [2] S. Han, I. Chih-Lin, Z. Xu, and C. Rowell, "Large-scale antenna systems with hybrid analog and digital beamforming for millimeter wave 5g," *IEEE Communications Magazine*, vol. 53, no. 1, pp. 186–194, 2015.
- [3] R. H. Walden, "Analog-to-digital converter survey and analysis," *IEEE Journal on selected areas in communications*, vol. 17, no. 4, pp. 539–550, 1999.
- [4] Y. C. Eldar, Sampling Theory: Beyond Bandlimited Systems. Cambridge University Press, 2015.
- [5] J. Mo, P. Schniter, N. G. Prelcic, and R. W. Heath, "Channel estimation in millimeter wave MIMO systems with one-bit quantization," in 2014 48th Asilomar Conference on Signals, Systems and Computers. IEEE, 2014, pp. 957–961.
- [6] A. Mezghani and J. A. Nossek, "Capacity lower bound of MIMO channels with output quantization and correlated noise," in *Proc. IEEE Int. Symp. Inf. Theory (ISIT)*, 2012.
- [7] O. Orhan, E. Erkip, and S. Rangan, "Low power analog-to-digital conversion in millimeter wave systems: Impact of resolution and bandwidth on performance," in *Information Theory and Applications Workshop (ITA), 2015.* IEEE, 2015, pp. 191–198.
- [8] A. Khalili, S. Rini, L. Barletta, E. Erkip, and Y. C. Eldar, "On MIMO channel capacity with output quantization constraints," in 2018 IEEE International Symposium on Information Theory (ISIT), June 2018, pp. 1355–1359.
- [9] S. Rini, L. Barletta, Y. C. Eldar, and E. Erkip, "A general framework for MIMO receivers with low-resolution quantization," Proc. IEEE Inf. Theory Workshop, Nov. 2017.
- [10] J. Mo and R. W. Heath, "Capacity analysis of one-bit quantized MIMO systems with transmitter channel state information," *IEEE transactions on signal processing*, vol. 63, no. 20, pp. 5498–5512, 2015.
- [11] A. Alkhateeb, J. Mo, N. Gonzalez-Prelcic, and R. W. Heath, "MIMO precoding and combining solutions for millimeterwave systems," *IEEE Communications Magazine*, vol. 52, no. 12, pp. 122–131, 2014.
- [12] T. Koch and A. Lapidoth, "At low SNR, asymmetric quantizers are better," *IEEE Trans. Inf. Theory*, vol. 59, no. 9, pp. 5421–5445, 2013.
- [13] I. Csiszar and J. Körner, *Information theory: coding theorems for discrete memoryless systems*. Cambridge University Press, 2011.
- [14] A. Khalili, F. Shirani, E. Erkip, and Y. C. Eldar, "On multiterminal communication over MIMO channels with one-bit ADCs at the receivers," *arXiv preprint arXiv.org*, 2019.
- [15] R. Winder, "Partitions of n-space by hyperplanes," SIAM Journal on Applied Mathematics, vol. 14, no. 4, pp. 811–818, 1966.

### **PROOF OF PROPOSITION 2**

From Stirling's approximation, we have:

$$n! = \sqrt{2\pi n} \left(\frac{n}{e}\right)^n \left(1 + \frac{1}{12n} + O\left(\frac{1}{n^2}\right)\right).$$

Consequently, we have:

$$\begin{pmatrix} n \\ n\lambda \end{pmatrix} = \frac{n!}{(\lambda n)!((1-\lambda)n)!}$$

$$= \frac{\sqrt{2\pi n} \left(\frac{n}{e}\right)^n \left(1 + \frac{1}{12n} + O\left(\frac{1}{n^2}\right)\right)}{\sqrt{2\pi \lambda n} \left(\frac{\lambda n}{e}\right)^{\lambda n} \left(1 + \frac{1}{12\lambda n} + O\left(\frac{1}{(\lambda n)^2}\right)\right) \sqrt{2\pi (1-\lambda)n} \left(\frac{(1-\lambda)n}{e}\right)^{(1-\lambda)n} \left(1 + \frac{1}{12(1-\lambda)n} + O\left(\frac{1}{((1-\lambda)n)^2}\right)\right)}$$

$$= \frac{1}{\sqrt{2\pi n\lambda (1-\lambda)}} \times \frac{1}{\lambda^{n\lambda} (1-\lambda)^{n(1-\lambda)}} \times \frac{1 + \frac{1}{12n} + O\left(\frac{1}{n^2}\right)}{\left(1 + \frac{1}{12n\lambda} + O\left(\frac{1}{n^2}\right)\right) \left(1 + \frac{1}{12n(1-\lambda)} + O\left(\frac{1}{n^2}\right)\right)}$$

$$= \frac{1}{\sqrt{2\pi n\lambda (1-\lambda)}} \times \frac{1}{\lambda^{n\lambda} (1-\lambda)^{n(1-\lambda)}} \times \frac{1 + \frac{1}{12n} + O\left(\frac{1}{n^2}\right)}{\left(1 + \frac{1}{12n} \left(\frac{1}{1-\lambda} + \frac{1}{\lambda}\right) + O\left(\frac{1}{n^2}\right)\right)}$$

$$\stackrel{(a)}{=} \frac{1}{\sqrt{2\pi n\lambda (1-\lambda)}} \times \frac{1}{\lambda^{n\lambda} (1-\lambda)^{n(1-\lambda)}} \times \left(1 + \frac{1}{12n} + O\left(\frac{1}{n^2}\right)\right) \left(1 - \frac{1}{12n\lambda (1-\lambda)} + O\left(\frac{1}{n^2}\right)\right)$$

$$= \frac{1}{\sqrt{2\pi n\lambda (1-\lambda)}} \times \frac{1}{\lambda^{n\lambda} (1-\lambda)^{n(1-\lambda)}} \times \left(1 + \frac{1}{12n} \frac{\lambda (1-\lambda) - 1}{\lambda (1-\lambda)} + O\left(\frac{1}{n^2}\right)\right),$$

where in (a) we have used the Taylor series expansion  $\frac{1}{1+x} = 1 - x + O(x^2)$ ,  $x \in (-1, 1)$ . Note that Equation (4) ensures that  $\frac{1}{12n} \left(\frac{1}{1-\lambda} + \frac{1}{\lambda}\right) \in (-1, 1)$  holds. Consequently, we have:

$$\log \binom{n}{n\lambda} = \frac{-1}{2} \log 2\pi n\lambda (1-\lambda) - n\lambda \log \lambda - n(1-\lambda) \log (1-\lambda) + \log \left(1 + \frac{1}{12n} \frac{\lambda(1-\lambda) - 1}{\lambda(1-\lambda)} + O\left(\frac{1}{n^2}\right)\right)$$
$$= nh_b(\lambda) - \frac{1}{2} \log n - \frac{1}{2} \log 2\pi\lambda (1-\lambda) + O(1),$$

where in the last equality we have used the Taylor expansion  $\ln(1 + x) = 1 - x + O(x^2), x \in (-1, 1]$  to conclude that  $\left(1 + \frac{1}{12n} \frac{\lambda(1-\lambda)-1}{\lambda(1-\lambda)} + O\left(\frac{1}{n^2}\right)\right) = -\frac{1}{2}\log 2\pi\lambda(1-\lambda) + O(\frac{1}{n})$ . Note that Equation (4) ensures that  $\frac{1}{12n} \frac{\lambda(1-\lambda)-1}{\lambda(1-\lambda)} \in (-1, 1]$  holds. This completes the proof of Equation (5).

Next, we prove Equation (6). Note that

$$\binom{n}{\lambda n-j} = \binom{n}{\lambda n} \times \frac{\lambda n}{n-\lambda n+1} \times \frac{\lambda n-1}{n-\lambda n+2} \times \dots \times \frac{\lambda n-j+1}{n-\lambda n+j}, \lambda < \frac{1}{2}, j \in [\lambda n].$$
(7)

Let  $\beta_n = n^{\epsilon}$ ,  $\epsilon \ll 1$ . We have:

$$\frac{\lambda n - i + 1}{n - \lambda n + i} \le \frac{\lambda n}{n - \lambda n + i} < \frac{\lambda}{1 - \lambda}, i \in [\lambda n],$$
(8)

$$\frac{\lambda n - i + 1}{n - \lambda n + i} \ge \frac{\lambda n - \beta_n + 1}{n - \lambda n + \beta_n}, \lambda n - \beta_n \le i \le \lambda n.$$
(9)

$$\sum_{i=0}^{\lambda n} \binom{n}{\lambda n - i} \leq \binom{n}{\lambda n} \left(1 + \frac{\lambda}{1 - \lambda} + \left(\frac{\lambda}{1 - \lambda}\right)^2 + \cdots\right) = \binom{n}{\lambda n} \frac{1 - \lambda}{1 - 2\lambda}.$$
 (10)

From equations (7) and (9), we have:

$$\sum_{i=0}^{\lambda n} \binom{n}{\lambda n - i} \ge \sum_{i=0}^{\lambda n - \beta_n} \binom{n}{\lambda n} \left( 1 + \frac{\lambda n - \beta_n + 1}{n - \lambda n + \beta_n} + \left( \frac{\lambda n - \beta_n + 1}{n - \lambda n + \beta_n} \right)^2 + \dots + \left( \frac{\lambda n - \beta_n + 1}{n - \lambda n + \beta_n} \right)^{\beta_n} \right)$$
$$= \binom{n}{\lambda n} \left( \frac{1 - \lambda + \frac{\beta_n}{n} - (1 - \lambda + \frac{\beta_n}{n})(\frac{\lambda n - \beta_n + 1}{n - \lambda n + \beta_n})^{\beta_n + 1}}{1 - 2\lambda + \frac{1}{n}} \right).$$

Note that  $(1 - \lambda + \frac{\beta_n}{n})(\frac{\lambda n - \beta_n + 1}{n - \lambda n + \beta_n})^{\beta_n + 1} = o(1)$ . Consequently, from using the Taylor series expansion of  $\frac{1}{1+x}, x \in (-1, 1)$ , we have:

$$\sum_{i=0}^{\lambda n} \binom{n}{\lambda n - i} = \binom{n}{\lambda n} \left( \frac{1 - \lambda}{1 - 2\lambda} + o(1) \right).$$
(11)

From Equations (10) and (11) we get

$$\sum_{i=0}^{\lambda n} \binom{n}{\lambda n - i} = \binom{n}{\lambda n} \left( \frac{1 - \lambda}{1 - 2\lambda} + o(1) \right).$$

This along with Equation (5) proves Equation (6).

## **Proof of Theorem 1**

To prove the achievability (lower bound on  $C_{\ell}$ ), we describe an outline of the coding strategy for arbitrary SNRs, where the average transmission power constraint is  $\mathbb{E}(||X^{n_{\ell}}||_2) \leq P$ . The resulting communication rate is analyzed as SNR $\rightarrow \infty$ . Fix  $\ell$  and b, where b is the outer code blocklength.

Consider the pair  $(t^{\ell n_q}, v^{\ell n_q \times \ell n_r})$  which achieve the maximum number of non-empty sets in Proposition 1. For a given rate R, define  $\Theta_n = 2^{nR}$ , where  $n = b\ell$ . The message  $M \in [\Theta_n]$  is transmitted over b + 1transmission blocks each of  $\ell$  symbols, where each symbol is in  $\mathbb{R}^{n_t}$ . Let  $B(t^{\ell n_q}, v^{\ell n_q \times \ell n_r}) = \{\mathcal{B}_{j^{\ell n_q}} | j_i \in \{0, 1\}, i \in [\ell n_q]\}$  be the partition corresponding to the pair  $(v^{\ell n_q \times \ell n_r}, t^{\ell n_q})$  as defined in Section II. Define  $\mathcal{J} = \{j^{\ell n_q} \in \{0, 1\}^{\ell n_q} | \mathcal{B}_{j^{n_q}} \neq \emptyset\}$ , and let  $\hat{y}_{j^{\ell n_q}}^{\ell n_r} \in \mathcal{J}$  be a set of representatives for the partition elements. We define the input vector corresponding to  $\hat{y}_{j^{\ell n_q}}^{\ell n_r}$  as

$$\hat{x}_{j^{\ell n_{\ell}}}^{\ell n_{\ell}} = argmin_{\hat{y}_{j^{\ell n_{\ell}}}^{\ell n_{\ell}} = (h^{n_{\ell} \times n_{\ell}} \otimes I_{\ell}) x^{\ell n_{\ell}}} \| x^{\ell n_{\ell}} \|_{2},$$
(12)

and the cost associated with  $\hat{y}_{j^{\ell n_r}}^{\ell n_r}$  as:

$$c(\hat{y}_{j^{\ell n_{r}}}^{\ell n_{r}}) = min_{\hat{y}_{j^{\ell n_{r}}}^{\ell n_{r}} = (h^{n_{r} \times n_{t}} \otimes I_{\ell})x^{\ell n_{t}}} ||x^{\ell n_{t}}||_{2}.$$

We define the transition probability  $P_{Z^{\ell n_r}|\widehat{Y}^{\ell n_t}}$  as:

$$P_{Z^{\ell n_r}|\widehat{Y}^{\ell n_t}}(\widehat{y}_{k^{\ell n_q}}^{\ell n_r}|\widehat{y}_{j^{\ell n_q}}^{\ell n_r}) = P\left(v^{\ell n_q \times \ell n_r}(\widehat{y}_{j^{\ell n_q}}^{\ell n_r} + N^{\ell n_r}) + t^{\ell n_q} \in \mathcal{B}_{k^{\ell n_q}}\right),$$

where  $j^{\ell n_q}$ ,  $k^{\ell n_q} \in \mathcal{J}$ . Let  $C_{outer}$  be the capacity of the PtP channel with the transition probability  $P_{Z^{\ell n_r}|\widehat{Y}^{\ell n_r}}$ subject to the average power constraint  $\mathbb{E}(c(\widehat{Y}^{\ell n_r})) \leq \ell P$ . We first construct a family of capacity achieving codes for this channel using standard random coding methods. Each symbol  $\widehat{Y}_{I^{\ell n_q}}^{\ell n_r}$  in the randomly generated codewords has alphabet  $\mathbb{R}^{\ell n_r}$ . In order to transmit the symbol  $\widehat{Y}_{I^{\ell n_q}}^{\ell n_r}$ , the transmitter finds the corresponding input  $X^{\ell n_t}$  (Equation (12)) and transmits the vector over  $\ell$  channel uses. As the SNR goes to infinity, the channel  $P_{Z^{\ell n_r}|\widehat{Y}^{\ell n_t}}$  becomes noiseless. The resulting rate converges to

$$\begin{split} \frac{1}{\ell} I(\widehat{Y}^{\ell n_r}; Z^{\ell n_r}) &\to \frac{1}{\ell} H(\widehat{Y}^{\ell n_r}) = \frac{1}{\ell} \log \sum_{i=0}^{\ell rank(h^{n_r \times n_i})} \binom{\ell n_q}{i} \\ &= n_q h_b(\alpha) + \frac{1}{\ell} \left( -\frac{1}{2} \log \ell n_q - \frac{1}{2} \log \frac{2\pi\alpha(1-2\alpha)^2}{1-\alpha} + o\left(1\right) \right). \end{split}$$

This completes the proof of achievability. Next we prove the converse result. Using Fano's inequality, it is straightforward show that  $C_{\ell} \leq \frac{1}{\ell} \log |\widehat{\mathcal{Y}}^{\ell n_r}|$ . Note that  $|\widehat{\mathcal{Y}}^{\ell n_r}|$  is equal to the number of partition regions of the  $\ell n_r$  dimensional Euclidean space. From Proposition 1, the maximum number of partitions is equal to  $\sum_{i=0}^{\ell n_r} {\ell n_q \choose i}$ . By the same arguments as in the achivability proof, it can be shown that:

$$\frac{1}{\ell} \log \sum_{i=0}^{\ell n_r} \binom{\ell n_q}{i} = n_q h_b(\beta) + \frac{1}{\ell} \left( -\frac{1}{2} \log \ell n_q - \frac{1}{2} \log \frac{2\pi\beta(1-2\beta)^2}{1-\beta} + o(1) \right).$$