Abstract:
We report a 153Mb SRAM design that is optimized for a 45nm high-Κ metal-gate technology (Mistry et al., 2007). The design contains fully integrated dynamic forward-body-b...Show MoreMetadata
Abstract:
We report a 153Mb SRAM design that is optimized for a 45nm high-Κ metal-gate technology (Mistry et al., 2007). The design contains fully integrated dynamic forward-body-bias to achieve lower voltage operation while keeping low the area and power overhead. The dynamic sleep design, which was developed at the 65nm node (Zhang et al., 2005), is further enhanced with op-amp-based active-feedback control and on-die programmable reference-voltage generator. The new sleep design reduces the effect of PVT variation, leading to further power reduction. The modular architecture of the design also enables the 16KB-subarray to be used directly as the building block for a 6MB L2 cache in the CoreTM 2 CPU (George, 2007). The design operates over 3.5GHz at 1.1V.
Date of Conference: 03-07 February 2008
Date Added to IEEE Xplore: 04 March 2009
ISBN Information: