Loading [a11y]/accessibility-menu.js
23.6 A 30Gb/s 0.8pJ/b 14nm FinFET receiver data-path | IEEE Conference Publication | IEEE Xplore

23.6 A 30Gb/s 0.8pJ/b 14nm FinFET receiver data-path


Abstract:

The demand for energy-efficient I/O link transceivers operating at raw data-rates in the tens of Gb/s continues to fuel innovation in the field of wireline communication ...Show More

Abstract:

The demand for energy-efficient I/O link transceivers operating at raw data-rates in the tens of Gb/s continues to fuel innovation in the field of wireline communication [1]. Receiving equalizers under one pJ/b are sought for chip-to-chip and chip-to-module links designed to operate across short-reach copper channels. Standards such as CEI-28G-VSR suit chip-to-module communication at raw data rates up to 28Gb/s and 10–12dB insertion loss at Nyquist. Proprietary and open standards in the same speed range are being developed too for data and memory-centric systems co-designed with CPUs and GPUs and channels with insertion loss on the order of 20dB [2].
Date of Conference: 31 January 2016 - 04 February 2016
Date Added to IEEE Xplore: 25 February 2016
ISBN Information:
Electronic ISSN: 2376-8606
Conference Location: San Francisco, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.