# Session 32 Overview: Frequency Synthesizers

**RF SUBCOMMITTEE** 



**Session Chair:** Wei Deng Tsinghua University, Beijing, China



**Session Co-Chair:** Jaehyouk Choi KAIST, Daejeon, Korea



**Session Moderator:** Wanghua Wu Samsung, San Jose, CA





It is session presents the latest advances in digital and analog phase-locked loops (PLLs) and FMCW chirp generators from 2.4 to 60GHz for high-performance wireless applications.

It is session presents the latest advances in digital and analog phase-locked loops (PLLs) and FMCW chirp generators from 2.4 to 60GHz for high-performance wireless applications.

It is session presents the latest advances in digital and analog phase-locked loops (PLLs) and FMCW chirp generators from 2.4 to 60GHz for high-performance wireless applications.

It is session presents the latest advances in digital and analog phase-locked loops (PLLs) and FMCW chirp generators from 2.4 to 60GHz for Second/Third-Order Nonlinearity Cancelation and a Probability-Density-Shaping A2M

It A 36515<sub>mm</sub>-Jitter and -63dBc-Fractional Spur 5.3GHz-Ring-DCO-Based Fractional-N DPLL Using a DTC Second/Third-Order Nonlinearity Cancelation and employs a probability-density-Shaping A2M

Hangi Park, KAIST, Daejeon, Korea

In Paper 32.1, KAIST presents a low-jitter and low-spur fractional-N rig-DPLL that performs a DTC second/Third-Order nonlinearity cancelation and employs a probability-density-shaping A2M

It advances in the present a low-jitter and for the converter Range-Reduction Technique Achieving 801s Integrated Jitter and 935 at Near-Integer Channels

Warghua Wu, Samsung Semiconductor San Jose, CA

In Paper 32.2, Samsung Semiconductor demonstrates a 6GHz 14nm analog sampling fractional-N PLL with a DTC range reduction technique. It achieves an rms jitter of 8016 (integrated from 10KHz to 40MHz) and -72.40B fract



### Mario Mercandelli, Politecnico di Milano, Milan, Italy

In Paper 32.3, Politecnico di Milano presents a fractional-N bang-bang digital PLL that overcomes the typical quantization-noise limit of bang-bang phase detectors by employing an adaptively calibrated noise-shaping technique to the single-bit phase detector. Consuming 10.8mW, the PLL achieves a 107.6fs integrated jitter, which is at par with state-of-the-art analog PLLs.



32.4 A 104fs<sub>rms</sub>-Jitter and –61dBc-Fractional Spur 15GHz Fractional-N Subsampling PLL Using a Voltage-Domain Quantization-Error Cancelation Technique

8:54 AM

Juyeop Kim, KAIST, Daejeon, Korea

In Paper 32.4, KAIST presents a 14-to-16GHz low-jitter fractional-N SSPLL that cancels the quantization error (Qerror) in the voltage domain. The measured rms jitter and fractional spur were 104fs and –61dBc near 15GHz.



### 9:02 AM

32.5 A 24GHz Self-Calibrated ADPLL-Based FMCW Synthesizer with 0.01% rms Frequency Error Under 3.2GHz Chirp Bandwidth and 320MHz/ $\mu$ s Slope

### Zhengkun Shen, Peking University, Beijing, China

In Paper 32.5, Peking University introduces a 24GHz self-calibrated ADPLL-based FMCW synthesizer. The synthesizer uses a self-calibration scheme with adaptive overlap compensation and continuous ramp tracking. The synthesizer achieves a 3.2GHz chirp bandwidth and 320MHz/ms slope.



## 9:10 AM

32.6 A K-Band 12.1-to-16.6GHz Subsampling ADPLL with 47.3fs<sub>rms</sub> Jitter Based on a Stochastic Flash TDC and Coupled Dual-Core DCO in 16nm FinFET CMOS

9:14 AM

### Edwin Thaller, Intel, Villach, Austria

In Paper 32.6, Intel presents a 12.1-to-16.6GHz sub-sampling ADPLL that is based on a stochastic flash TDC and a coupled dual-core DCO. It is implemented in 16nm FinFET CMOS and achieves 47.3fs<sub>rms</sub> jitter performance at 56mW power dissipation.



### **32.7** A 32kHz-Reference 2.4GHz Fractional-N Oversampling PLL with 200kHz Loop Bandwidth Junjun Qiu, Tokyo Institute of Technology, Tokyo, Japan

In Paper 32.7, Tokyo Institute of Technology demonstrates a 32kHz-reference 2.4GHz fractional-N oversampling PLL, which captures amplitude/phase information of the reference and realizes 256 phase detections per reference cycle. It realizes 200kHz loop bandwidth and 5.79ps<sub>rms</sub> jitter in the fractional mode with 4.97mW power consumption.



### 9:22 AM 32.8 A 98.4fs-Jitter 12.9-to-15.1GHz PLL-Based LO Phase-Shifting System with Digital Background Phase-Offset Correction for Integrated Phased Arrays

### Alessio Santiccioli, Politecnico di Milano, Milano, Italy

In Paper 32.8, Politecnico di Milano reports a 12.9-to-15.1GHz digital bang-bang PLL-based LO phase-shifting system. Implemented in 28nm CMOS, it achieves 98.4fs<sub>rms</sub> jitter at 10.8mW power and 0.6° rms accuracy.

32