Loading [a11y]/accessibility-menu.js
Architectural and Physical Design Optimizations for Efficient Intra-tile Communication | IEEE Conference Publication | IEEE Xplore

Architectural and Physical Design Optimizations for Efficient Intra-tile Communication


Abstract:

Intra-tile communication requirements for future SoC platforms are becoming ever more demanding for new processor and memory architectures. Increased bandwidth, low laten...Show More

Abstract:

Intra-tile communication requirements for future SoC platforms are becoming ever more demanding for new processor and memory architectures. Increased bandwidth, low latency and low energy consumption are required, which the current communication architecture solutions cannot provide. In this paper we propose the use of software- controlled, light-weight segmented buses to implement the communication between the processing elements and their working memories. We show that significant energy and delay/latency gains can be expected from the use of this communication architecture.
Date of Conference: 17-17 November 2005
Date Added to IEEE Xplore: 21 February 2006
Print ISBN:0-7803-9294-9
Conference Location: Tampere, Finland

Contact IEEE to Subscribe

References

References is not available for this document.