## Guest Editorial Computing in Emerging Technologies (First Issue)

S THE scaling of CMOS technology is slowing down, device and technology community is actively exploring the potential alternatives to conventional CMOS transistors. The set of promising candidates beyond CMOS includes devices that operate using charge as the primary state variable like CMOS, but exhibits better electrostatics and/or transport properties. For example, tunneling field effect transistors (TFETs) exhibit ultralow leakage and sub-thermal switching slopes creating new opportunities in logic, memory, and analog/RF design. The devices based on complex oxides show interesting new properties. On the other hand, non-charge based post-CMOS devices such as memristors or spin-based devices possess fundamentally different operational behavior compared to conventional CMOS.

With the tremendous growth in the area of emerging technologies, it is critical to investigate the circuit, system, and computing approaches with these technologies to design a truly *beyond*-CMOS system. Such a *beyond*-CMOS systems may include post-CMOS devices, potentially integrated with CMOS electronics, and exploit advancements in heterogeneous packaging technologies. These complex beyond-CMOS systems will require innovative approaches in circuit, architecture, and system level design as well as associated modeling and design tools. To harness the true potential of the emerging nanoscale devices, innovative and unconventional computing models may be required.

This special issue focuses on circuit, architecture, and system aspects of computing in beyond-CMOS electronics. We received a large number of submissions (56) on circuit, architecture, and computing models in both charge and noncharge based emerging technologies. The papers were contributed by researchers from both academia and industry. Given the extremely large number of high-quality submissions that were received, it was decided to devote two consecutive JETCAS issues to the theme, in order to accommodate adequate number of high quality contributed papers. This issue, the first of two, features a total of 10 contributed articles selected through the highly competitive peer-review process.

The first five papers focus on exploiting the unique properties of two emerging technologies, namely, tunneling field-effect transistors (TFET) and memristors for design of logic, memory, analog circuits, and reconfigurable platforms.

The paper entitled "Design of Low Voltage Tunneling-FET Logic Circuits Considering Asymmetric Conduction Characteristics" by Moriris, *et al.* discusses the design strategies for low voltage logic gates using Heterojunction TFETs. In particular, the paper discusses the circuit characteristics, both favorable and unfavorable, arising due to the effect of asymmetric conduction in TFETs. The paper provides important guidelines for logic design using TFETs.

The paper entitled, "Evaluation of Stability, Performance of Ultra-Low Voltage MOSFET, TFET and Mixed TFET-MOSFET SRAM Cell with Write-Assist Circuits," by Chen *et al.* discusses static random access memory (SRAM) design using TFETs. Authors present a mixed TFET-MOSFET 8T SRAM cell that exploits both the merits of TFET and MOSFET devices and provide significant improvement in SRAM stability, ultra-low-voltage operation, and performance.

The paper entitled, "Tunnel FET RF Rectifier Design for Energy Harvesting Application," by Li, *et al.*, explores the analog/RF applications of Heterojunction TFETs. Authors show that steep-slope III-V Heterojunction TFET (HTFET) RF rectifiers have much higher power conversion efficiency over the Si FinFET. The capability of obtaining a high efficiency at a low RF input power range leads to the superiority of the HTFET RF rectifiers for battery-less energy harvesting applications.

The paper entitled "Memristive circuits for LDPC decoding," by Poikonen *et al.*, introduces efficient hybrid (CMOS-memristor) implementation of decoders in low-density parity check (LDPC) codes that exploits the properties of memristive circuits. Authors perform extensive circuit-level analysis to analyze decoder performance considering practical issues such as variance in memristance values and defects.

The paper entitled "Deign, Test and Repair of MLUT (Memristor Look-Up Table) Based Asynchronous Nanowire Reconfigurable Crossbar Architecture," by Choi *et al.* presents a "divide and conquer" based testing approach for efficiently locating defects in a memristor-based look up table (MLUT) that combines the benefits of memristive crossbar and asynchronous logic.

The final five papers explore the interactions of unique characteristics of emerging devices and nonconventional computing models to enable efficient beyond-CMOS systems.

The paper entitled, "Nontraditional Computation using Beyond-CMOS Tunneling Devices, by Sedighi *et al.*, investigates applications of tunneling devices for unconventional signal processing. The paper focuses on networks of interconnected nonlinear elements that can process data coming from a large number of sensors in an analog fashion. It shows that tunneling devices can lead to reduced complexity and/or enhanced power efficiency of such platform.

The paper entitled "Exploiting Synchronization Properties of Correlated Electron Devices in a Non-Boolean Computing Fabric for Template Matching," by Parihar *et al.* studies application of post-CMOS technologies to non-Boolean computing

Digital Object Identifier 10.1109/JETCAS.2014.2361417

platform. The paper investigates coupled and scalable relaxation-oscillators utilizing the metal-insulator-metal transition of vanadium-dioxide (VO2) thin films and demonstrates the potential use of such a system in a non-Boolean computing paradigm.

The paper entitled "A Non-Volatile Associative Memory-Based Context-Driven Search Engine Using 90 nm CMOS/ MTJ-Hybrid Logic-in-Memory Architecture," by Jarollahi presents algorithm, architecture, and fabrication results of a nonvolatile context-driven search engine. The fabricated chip demonstrates successful integration of CMOS and magnetic tunneling junction (MTJ). The measurement results demonstrate significant improvement in energy and performance compared to a conventional content-addressable memory (CAM) based design.

The paper entitled "Energy-efficiency and Accuracy of stochastic Computing Circuits in Emerging Technologies," by Moons *et al.* assesses the feasibility and effectiveness of stochastic computing (SC) in emerging technologies. It discusses energy and accuracy considerations in SC based systems.

The paper entitled "Biconditional Binary Decision Diagrams: A Novel Canonical Logic Representation Form," by Amaru *et al.* introduces a novel Biconditional Binary Decision Diagram (BBDD) structure, which can provide highly compact representation of Boolean function and is particularly attractive for technologies that use comparator as circuit primitive. Authors validate major benefits of BDDD in circuit representation for both nanoscale CMOS and emerging technologies.

We hope that the readers will enjoy the selected papers and that this issue will serve as a stimulus for opening up new research in the area of computing in emerging technologies. We would like to express our sincere appreciation to authors of all the papers submitted to this special issue. The quality of the submissions was excellent in general and selecting a subset of the papers for publication was a major challenge. We sincerely thank the reviewers for delivering high-quality reviews in a timely manner that helped us address this challenge and improve the quality of the accepted papers. We would also like to express our gratitude to Prof. Manuel Delgado-Restituto, IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS (JETCAS) Editor-in-Chief, and Prof. Yen-Kuang Chen, the Deputy-Editor-in-Chief, and the editorial team of JETCAS for their constant support without which this special issue would not have been possible. We would like to conclude by reminding all the interested people that a second JETCAS issue devoted to "Computing in Emerging Technologies" will be published in the next quarter. It will feature several high-quality contributed papers and a perspective paper from the guest editors.

SAIBAL MUKHOPADHYAY, *Guest Editor* School of Electrical and Computer Engineering Georgia Institute of Technology Atlanta, GA 30332 USA

SWARUP BHUNIA, *Guest Editor* Department of Electrical Engineering and Computer Science Case Western Reserve University Cleveland, OH 44106 USA

HILLERY C. HUNTER, *Guest Editor* Computer Architecture Department IBM T. J. Watson Research Center Yorktown Heights, NY 10598 USA

KAUSHIK ROY, *Guest Editor* School of Electrical and Computer Engineering Purdue University West Lafayette, IN 47907 USA



**Saibal Mukhopadhyay** (S'99–M'07–SM'11) received the B.E. degree in electronics and telecommunication engineering from Jadavpur University, Kolkata, India, and the Ph.D. degree in electrical and computer engineering from Purdue University, West Lafayette, IN, USA, in 2000 and 2006, respectively.

He was a Research Staff Member at IBM T. J. Watson Research Center from September 2006 to September 2007. He is currently an Associate Professor with the School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, GA, USA. His current research interests include low-power and robust circuits in emerging technologies, low-voltage power converters and integrated voltage regulators, low-power mixed-signal systems, 3-D integration, and energy-efficient neural computing. He has authored or co-authored over 125 papers in refereed journals and conferences, and holds five U.S. patents.

Dr. Mukhopadhyay was a recipient of the Office of Naval Research Young Investigator Award in 2012, the National Science Foundation CAREER Award in 2011, the IBM Faculty Partnership

Award in 2009 and 2010, the SRC Inventor Recognition Award in 2008, the SRC Technical Excellence Award in 2005, the IBM Ph.D. Fellowship Award for years 2004 to 2005. He has received Best Paper Awards in IEEE Transactions in Component, Manufacturing, and Packahing Technology (2014), IEEE Transaction on VLSI Systems (2014), IEEE/ACM International Low-power Electronics and Design (2014), and IEEE International Conference on Computer Design (2004). He has served as Program Co-chair in International Symposium on Quality Electronic Design (ISQED), 2015 and in the technical program committee of major IEEE and ACM conferences.



**Swarup Bhunia** (SM'14) received the B.E. (Hons.) degree from Jadavpur University, Kolkata, India, and the M.Tech. degree from the Indian Institute of Technology (IIT), Kharagpur, India. He received the Ph.D. degree from Purdue University, West Lafayette, IN, USA, in 2005.

Currently, he is T. and A. Schroeder Associate Professor of Electrical Engineering and Computer Science at Case Western Reserve University, Cleveland, OH, USA. He has over 10 years of research and development experience with over 150 publications in peer-reviewed journals and premier conferences. His research interests include low-power and robust design, hardware security and trust, adaptive nanocomputing and novel test methodologies. He has been serving as an Associate Editor of the ACM *Journal of Emerging Technologies in Computing Systems*.

Dr. Bhunia received IBM Faculty Award (2013), National Science Foundation (NSF) career development award (2011), Semiconductor Research Corporation (SRC) Inventor Recognition Award (2009), and SRC technical excellence award (2005), and several best paper awards/nominations. He has been serving as an Associate Editor of the IEEE TRANSACTIONS

ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS and as a Guest Editor of the IEEE DESIGN & TEST OF COMPUTERS (2010, 2013). He has served as Program Chair for NANOARCH 2013, International Symposium on VLSI Design and Test (VDAT), 2014 and in the technical program committee of major IEEE and ACM conferences.



**Hillery C. Hunter** received the Ph.D. degree in electrical engineering from the University of Illinois, Urbana-Champaign, IL, USA.

She is currently the Research Memory Strategist and Senior Manager of the Computer Architecture Department at IBM's T. J. Watson Research Center, Yorktown Heights, NY, USA. She is interested in cross-disciplinary technology topics, spanning silicon to system architecture to achieve new solutions to traditional problems. She has most recently published in the areas of DRAM main memory systems and embedded DRAM, and gained development experience serving as IBM's server and mainframe DDR3-generation end-to-end memory power lead.

Dr. Hunter was selected by the National Academy of Engineering for its Frontiers in Engineering Symposium, a recognition as one of the top young engineers in America, in 2010. She is a member of the IBM Academy of Technology.



**Kaushik Roy** (F'12) received the B.Tech. degree in electronics and electrical communications engineering from the Indian Institute of Technology, Kharagpur, India, and the Ph.D. degree from the Electrical and Computer Engineering Department, University of Illinois, Urbana-Champaign, IL, USA, in 1990.

He was with the Semiconductor Process and Design Center of Texas Instruments, Dallas, where he worked on FPGA architecture development and low-power circuit design. He joined the Electrical and Computer Engineering Faculty at Purdue University, West Lafayette, IN, USA, in 1993, where he is currently Edward G. Tiedemann Jr. Distinguished Professor. His research interests include spintronics, device-circuit co-design for nanoscale Silicon and non-Silicon technologies, low-power electronics for portable computing and wireless communications, and new computing models enabled by emerging technologies. He has published more than 600 papers in refereed journals and conferences, holds 15 patents, graduated 60 Ph.D. degree students, and is co-author of two books on low power CMOS VLSI design (Wiley and McGraw Hill).

Dr. Roy received the National Science Foundation Career Development Award in 1995, IBM faculty partnership award, ATT/Lucent Foundation award, 2005 SRC Technical Excellence Award, SRC Inventors Award, Purdue College of Engineering Research Excellence Award, Humboldt Research Award in 2010, 2010 IEEE Circuits and Systems Society Technical Achievement Award, Distinguished Alumnus Award from Indian Institute of Technology (IIT), Kharagpur, Fulbright-Nehru Distinguished Chair, DoD National Security Science and Engineering Faculty Fellow (2014–2019), and several best paper awards. He was a Purdue University Faculty Scholar (1998–2003). He was a Research Visionary Board Member of Motorola Labs (2002) and held the M. K. Gandhi Distinguished Visiting faculty at Indian Institute of Technology (Bombay). He has been in the editorial board of IEEE Design & Test, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, and IEEE TRANSACTIONS ON ELECTRON DEVICES.