P-P-N Based 10T SRAM Cell for Low-Leakage and Resilient Subthreshold Operation | IEEE Journals & Magazine | IEEE Xplore

P-P-N Based 10T SRAM Cell for Low-Leakage and Resilient Subthreshold Operation


Abstract:

SRAM has been under its renovation stage recently, aiming to withstand the ever-increasing process variation as well as to support ultra-low-power applications using even...Show More

Abstract:

SRAM has been under its renovation stage recently, aiming to withstand the ever-increasing process variation as well as to support ultra-low-power applications using even subthreshold supply voltages. We present in this paper a novel P-P-N-based 10T SRAM cell, in which the latch is formed essentially by a cross-coupled P-P-N inverter pair. This type of cell can operate at a voltage as low as 285 mV while still demonstrating high resilience to process variation. Its noise margin has been elevated in not only the hold state, but also the read operations. As compared to previous 10T SRAM cells, our cell excels in particular in two aspects: 1) ultra-low cell leakage, and 2) high immunity to the data-dependent bitline leakage. The second merit makes it especially suitable for an SRAM macro with long bitlines - a property often desirable in order to achieve high density. We have fabricated and validated its performance through a 16 Kb SRAM test chip using the UMC 90 nm process technology.
Published in: IEEE Journal of Solid-State Circuits ( Volume: 46, Issue: 3, March 2011)
Page(s): 695 - 704
Date of Publication: 31 January 2011

ISSN Information:


References

References is not available for this document.